

# **High Speed Analog to Digital Converter**

**FEATURES** 

High Speed: 10 Bits in 4µs Max Error Relative to Full Scale: ±1/2LSB User Choice of Unipolar or Bipolar Input Small 2" x 3" x 0.4" Module

GENERAL DESCRIPTION The ADC1109 is a high speed analog to-digital packaged in a compact 2" x 3" x 0.4" module. It uses successive approximations technique to perform complete I

The ADC1109 can be configured by the user to accept either unipolar or bipolar input signals and to produce Binary, Offset Binary, or Two's Complement coded outputs. The data outputs are fully DTL/TTL compatible and are available in both parallel and serial form.

bit conversion in less than 4µs with ±½LSB relative accurac

# TIMING

As shown in Figure 1, the "0" to "1" transition of the CON-VERT COMMAND input sets the MSB output to logic "0" and the STATUS, MSB, and BIT 2 through BIT 10 outputs to logic "1". Nothing further happens until the CONVERT COMMAND returns to logic "0", at which time the conversion proceeds.

With the MSB in the logic "0" state, the internal digital-toanalog converter's output is compared with the analog input. If the D/A output is less than the analog input, the first "0" to "1" clock transition resets the MSB to logic "1". If the D/A output is greater than the analog input, the MSB remains at logic "0".

The first "0" to "1" clock transition also sets the BIT 2 output to logic "0" and another comparison is made. This process continues through each successive bit until the BIT 10 (LSB) comparison is completed. At this time the STATUS output returns to logic "0" and the conversion cycle ends.





Figure 1. Timing Diagram

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

Route 1 Industrial Park; P.O. Box 280; Norwood, Mass. 02062 TWX: 710/394-6577

Tel: 617/329-4700

Mid-West

Texas 214/231-5094

West Coast 213/595-1783

312/894-3300

# **SPECIFICATIONS** (typical @ +25°C and rated supply voltages, unless otherwise noted)



## <sup>1</sup> Conversion time is measured from trailing edge of the convert command to "1" to "0" transition of status output.

<sup>2</sup> Warmup time to rated accuracy is 5 minutes.

Specifications subject to change without notice.



CLOCK

REFERENC

20 DIGITAL GROUND 19 -15V

MSB MSB

N.C. STATUS

<sup>&</sup>lt;sup>3</sup> Values shown are for the unipolar mode; values for the bipolar mode are 45mA (50mA, Max).

# Applying the ADC1109

#### ANALOG INPUT CHARACTERISTICS

The input circuit of the ADC1109 is shown below in block diagram form.



Figure 2. Input Circuit Block Diagram

When the ADG1109 is connected as a unipolar device, Pin 22 disabling the offset current source. The 0 circuit input signal develops a 0 to +1 mA current which is 10 to npared to the 0 t mA output of of the D/A co tage between 15V can be applied to Pin 21 by VO and a 20kΩ adjus otentiometer to the zero point by 10LSB.

With a  $250\Omega$  variable resistor connected between +15V and Pin 22, the bipolar offset current source provides ½mA to the comparator input. The ADC1109 will then accept bipolar ( $\pm5V$ ) inputs, and compare the 0 to +1mA sum of the offset and input signal currents to the 0 to -1mA D/A converter output. The  $250\Omega$  variable resistor provides for a minimum adjustment of  $\pm10$ LSB in the offset. Pin 21 is left open circuit in this mode of operation.

If an input impedance of greater than  $10k\Omega$  is required, an operational amplifier input buffer can be used. Analog Devices' model 48 fast settling differential amplifier, packaged in a small  $1.125'' \times 1.125'' \times 0.4''$  module, is an ideal choice.

### PARALLEL DATA OUTPUT

The ADC1109 produces natural Binary coded outputs when configured as a unipolar device; as a bipolar device it can produce either Offset Binary or Two's Complement output codes. The most significant bit is represented by pin 5 (MSB output) for Binary and Offset Binary codes and by pin 4 (MSB output) for the Two's Complement code. Table I and II below illustrate the relationship between the analog input and digital output for all three codes.

The LSB output is typically valid 5ns before the "1" to "0" transition of the STATUS output. However, under worst case conditions, the LSB might not be valid until 10ns after the STATUS change. If this is not accounted for in the design of external circuits, the LSB might always appear as a "0" to the system.

| ANALOG INPUT | DIGITAL OUTPUT |  |
|--------------|----------------|--|
|              | BINARY CODE    |  |
| +9.9902V     | 1111111111     |  |
| +5.0000V     | 100000000      |  |
| +1.2500V     | 0010000000     |  |
| +0.0098V     | 0000000001     |  |
| +0.0000V     | 0000000000     |  |

Table I. Nominal Unipolar Input-Output Relationships

| ANALOG INPUT | DIGITAL OUTPUT |                  |
|--------------|----------------|------------------|
|              | OFFSET BINARY  | TWO'S COMPLEMENT |
| +4.9902      | 1111111111     | 0111111111       |
| +2.5000      | 1100000000     | 0100000000       |
| 0.0000       | 1000000000     | 0000000000       |
| -2.5000      | 0100000000     | 1100000000       |
| -5.0000      | 0000000000     | 1000000000       |

Table II. Nominal Bipolar Input-Output Relationships

#### SERIAL DATA OUTPUT

The serial data output, available on pin 15, is of the non-return-to-zero format. The data is transmitted MSB first and is Binary coded for unipolar units and Offset Binary coded for bipolar units.

Figure 3, shown below, indicates one method for transmitting data serially using only three wires (plus a digital ground). The data is clocked into a receiving shift register using the delayed clock output of the ADC1109.



The timing diagram presented in Figure 4 shows that the converter's clock output must be delayed by an amount of time greater than or equal to the sum of the receiving shift register setup time plus the 40ns maximum clock output to serial output delay.



Figure 4. Serial Data Timing Diagram

The data appearing in the shift register will be valid a period of time, equal to the shift register propagation delay, after the "0" to "1" transition of the last shift register strobe pulse.

### GAIN, ZERO, AND OFFSET ADJUSTMENTS

The potentiometers used for making gain and offset or zero adjustments are connected as shown in Figure 5 for unipolar, and Figure 6 for bipolar units.



Figure 5. Unipolar Adjustment Connections



Proper gain and offset/zero calibration requires great care, and the use of extremely sensitive and accurate reference instru-The voltage standard used as a signal source must be stable. It should be capable of being set to within 1m/ of the desired value at both ends of its range

The gain and offset/zero calibrations will be independ each other if the offset/zero adjustment is made first. Thes adjustments are not made with zero and full seale input sig nals, and it may be helpful to understand why. An A/D con verter will produce a given digital word output for a small range of input signals, the nominal width of the range being one LSB. If the input test signal is set at a point where the converter should be on the verge of switching to the next value, the unit can be calibrated so that it does switch to the next value at just that point. With a high speed convert command rate and a visual display, these adjustments can be performed in a very accurate and sensitive way. Analog Devices' Conversion Handbook gives more detailed information on testing and calibrating A/D and D/A converters.

#### ZERO AND OFFSET CALIBRATION

iaure

For unipolar units set the input voltage precisely to +0.0049V and adjust the  $20k\Omega$  zero potentiometer until the converter is just on the verge of switching from 0000000000 to 000000001.

For bipolar units set the input voltage precisely to -4.9951V and adjust the 250 $\Omega$  variable offset resistor until Offset Binary coded units are just on the verge of switching from 0000000000 to 0000000001, and Two's Complement coded units are just on the verge of switching from 1000000000 to 1000000001.

# GAIN CALIBRATION

Set the input voltage precisely to +9.9853 for unipolar units or +4.9853V for bipolar units. Note that these values are 11/2LSB's less than nominal full scale. Adjust the  $25\Omega$  variable gain resistor until binary and offset binary coded units are just on the verge of switching from 11111111110 to 1111111111 and Two's Complement coded units are just on the verge of switching from 01111111110 to 01111111111.

POWER SUPPLY AND GROUNDING CONNECTIONS The ADC1109 requires power supplies of -15V, +15V, and +5V which are connected to pins 19, 18, and 17 respectively. The +5V power supply and digital returns are connected to DIGITAL GROUND (pin 20) while the ±15V supplies and analog signal returns are connected to ANALOG GROUND (pin 24). Analog ground and digital ground are tied together internally, but it is important that no digital ground signals be

The +5V and ±15V power inputs are internally bypassed, but it is recommended that additional bypass capacitors be added externally. The capacitors should be located as near to the module pins as possible. The +5V bypass capacitor should be connected between the +5V input (pin 17) and DIGITAL GROUND (pin 20). The ±15V bypass capacitors should be connected between pin 19 and ANALOG GROUND, and between pin 18 and ANALOG GROUND. The capacitors would typically be 10μF (or greater) tantalum types.

present in a path serving as an analog ground return.

#### REPETITIVE CONVERSIONS

When making repetitive conversions in the parallel output mode, at least 100ns must be allowed between the completion of one conversion and the beginning of the next. This results in a typical throughput rate of 238kHz. When operating in the serial output mode, an additional period of time may be necessary to assure that the data from one conversion has been completely entered in the receiving shift egister before the next conversion is initiated.

The ADC1109 can be interrupted during a conversion with a new convert compand. The unit will reset and begin a new conversion as long as the 100ns minimum convert command pulse width requirement is mot.

THE AC1520 MOUNTING CARD

The AC1520 mounting card is available to assist in the app tion of the ADC1109. This 4.5" x 4.9" printed circuit card, shown below in Figure 7, has sockets that allow an ADC1109 to be plugged directly onto it. The card includes gain, offset and zero adjustment potentiometers and power supply bypass capacitors. It mates with a Cinch 251-22-30-160 (or equivalent) edge connector which is supplied with every card. Jumpers can be installed on the printed circuit card to program the analog input range.



Figure 7. AC1520 mounting card outline dimensions in inches and (mm)