# High Speed Digital to Analog Converter DACTIOS # PRELIMINARY TECHNICAL DATA FEATURES 12 Bit Resolution Fast Settling to 0.05% in 60ns to 0.01% in 150ns Adjustment Free Operation Linearity Error: ±½LSB Max Small Size: 2" x 2" x 0.4" GENERAL DESCRIPTION The DAC1108 is a high speed, current output digital-to-analog converter with 12-bit resolution and accuracy. The very fast settling times to 0.05% accuracy of 60ns and to 0.01% accuracy of 150ns make it ideal for use in high speed applications such as computer driven displays, automatic test equipment, and function generators. In addition to the ±½LSB maximum linearity error, the DAC1108 features temperature coefficients of 30ppm/°C for gain and 8ppm/°C for linearity. Everything needed to perform high speed conversions is contained in the compact 2" x 2" x 0.4" package of the DAC1108. Included are a precision temperature compensated reference source, high speed current switches and a carefully trimmed network of weighting resistors. Because of the inherent stability and careful factory adjustment of this device, no external zero or gain adjustment potentiometers are required. The digital inputs of the DAC1108 are fully DTL/TTL compatible. Binary code is used for unipolar operation and Offset Binary code is used for bipolar operation. The current output of this device can be applied directly to an external resistor to develop a voltage output or it can be applied to the input of a fast settling op amp if amplification or impedance transformation is desired. # INPUT CONSIDERATIONS The binary weighted current sources which form the basis of the digital to analog conversion process are directly switched by their associated input bits. A change in the converter's curDACTION DACTION new digital word is applied. Because of this extremely fast response, time skew in the digital input can result in momentary erroneous outputs or "glitches". Consider, for example, the case of a transition from 1000 . . . 0 to 0111 . . . 1 a step of only one LSB. If the MSB turns to a "0" before the rest of the bits have turned to "1"s, the input will momentarily be 0000 . . . 0 and the converter will start to respond accordingly as shown below in Figure 1. Figure 1. Switching Transient Caused by Time Skew These switching transients will be minimized if the digital input data time skew is held to less than 5 nsec. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Route 1 Industrial Park; P.O. Box 280; Norwood, Mass. 02062 Tel: 617/329-4700 TWX: 710/394-6577 West Coast 213/595-1783 Mid-West 312/894-3300 Texas 214/231-5094 **SPECIFICATIONS** (typical @ +25°C and rated supply voltages, unless otherwise noted) | RESOLUTION | 12 Bits | OUTLINE DIMENSIONS | |----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIGITAL INPUT<br>$0V \le \text{Logic '0'} \le 0.5V$<br>$2.5V \le \text{Logic '1'} \le 15V$ | TTL Compatible @ -3.2mA max @ 80µA max | Dimensions shown in inches and (mm). | | INPUT CODES<br>Unipolar<br>Bipolar | Binary<br>Offset Binary | 0.41 MAX (10.4<br>0.2 MIN (5 | | OUTPUT RANGES | 0 to +5mA<br>±2.5mA | | | OUTPUT VOLTAGE COMPLIANCE <sup>1</sup> | ±1.2V | ● 11 ○ ○ ○ ○ | | OUTPUT IMPEDANCE | 510Ω ±2% | • 13 O O O O O O O O O O O O O O O O O O | | SETTLING TIME<br>to ±0.01% Accuracy<br>to ±0.05% Accuracy | 150ns<br>60ns | 0 2 0 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | ABSOLOTE ACCURACY Full Scale Offset LINE ARITY | ±0.1%<br>±20nA<br>±½LSB max | 0 6 7 7 0 0 8 0 8 0 10 17 10 0 0 | | Gain Linearity TEMPERATURE RANGE Operating Storage POWER REQUIREMENTS | ±30ppm/°C<br>±8ppm/°C<br>0 to +70°C<br>-55 to +125°C<br>+15V ±5% @ 42mA max<br>-15V ±5% @ 10mA max | NOTE: Terminal pins installed only in shaded hole locations. All pins are gold plated half-hard brass, (MIL-G-45-20 0.019" ±0.001" (0.48 ±0.03) dia. BLOCK DIAGRAM AND PIN DESIGNATION | | POWER SUPPLY SENSITIVITY<br>of Gain to +15V Supply<br>of Gain to -15V Supply | $0.01\%/\%\Delta V_{S} \ 0.01\%/\%\Delta V_{S}$ | 11 0 +15V<br>12 0 -15V | | PRICE (1-9) | \$122 | 13 O GESSET GND REFERENCE | | <sup>1</sup> ±1V for rated dynamic performance.<br>Specifications subject to change without notice | ce. | ANALOG OUTPUT MSB BIT 2 BIT 3 BIT 4 | | | | RESISTOR NETWORK RESISTOR OUR NETWORK SPEED CURRENT SWITCHES BIT 10 BIT 11 17 BIT 8 BIT 9 BIT 10 | # **DIGITAL INPUTS** The DAC1108 is fully TTL/DTL compatible with each input bit representing two standard TTL loads. The logic levels of $$0V \le Logic '0' \le 0.8V$$ +2V \le Logic '1' \le 15V (Absolute Max) are also compatible with CMOS logic systems. When using this device in a CMOS system, standard CMOS/TTL interface rules must be observed to insure that the driving gate is capable of sinking at least 3.2mA. The simple addition of an external inverter ahead of the MSB input terminal, as shown below in Figure 2, allows the bipolar Two's Complement code to be used. # **OUTPUT CHARACTERISTICS** Digital Input The output of the DAC1108 represents the sum of the currents produced by the individual binary-weighted current sources in response to the digital input word. This current varies from 0 to +5 mA. In order to produce the half scale offset needed for bipolar outputs, a current of exactly -2.5mA must be added to the output. Such a current is generated internally and is available at pin 14. The analog outputs which are produced by various digital inputs are shown in the following tables. Analog Output | 111111 | +4.999mA | |---------------|---------------------------| | 100000 | +2.500mA | | 000001 | $+1.22\mu A$ | | 000000 | 0mA | | LINIP | OLAR | | OIVII | OLITH | | Digital Input | Analog Output | | | | | Digital Input | Analog Output | | Digital Input | Analog Output<br>+2.499mA | Figures 3 and 4 illustrate the converter's output impedance characteristics for unipolar and bipolar operation. Figure 3. Equivalent Circuit DAC1108 (Unipolar) Figure 4. Equivalent Circuit DAC1108 (Bipolar) Figure 5. Voltage Output with Load Resistor (Unipolar) Figure 6. Voltage Output with Load Resistor (Bipolar) CITIAL CTTIC In both cases, the output voltage is limited to $\pm 1.2V$ max. By referring to Figures 3 and 4, the user can readily compute the value of $R_L$ needed to produce the desired full scale voltage. For example, a $329\Omega$ resistor will develop a 0 to +1V F.S. unipolar output and a $1.855k\Omega$ resistor will develop a $\pm 1V$ F.S. bipolar output. The DAC1108 may be used in conjunction with a high speed external op amp when outputs greater than ±1.2V and 5mA are needed. Because current output converters such as the DAC1108 are not ideal current sources, the op amp does not operate in a unity gain configuration. Figure 7 below shows, in simplified form, a unipolar DAC1108 driving an op amp. This can complicate the job of selecting a suitable op amp since most manufacturers specify settling time at unity gain. One extremely fast op amp that performs as well at gains of 2 to 6 as it does at unity gain is the Analog Devices' model 50 differential input, FET amplifier. The model 50 will settle to 0.05% accuracy in a maximum of 200nsec. The high current output of this device (100mA) also makes it ideal for use with the DAC1108 in CRT deflection applications. Sometimes space or budgetary considerations dictate that an IC rather than a modular op amp be used. In these cases the AD509K fast settling IC op amp is recommended. The AD509K maintains its guaranteed maximum settling time specification (500nsec to 0.1%) even at the closed loop gains encountered with the DAC1108. Furthermore, when the closed loop gain is greater than 3, no external compensating components are required. Figures 8 and 9 below show the proper means of connecting the converter to an op amp for unipolar and bipolar operation. Figure 8. Connections to an External Op Amp (Unipolar) Figure 9. Connections to an External Op Amp (Bipolar) The resistor Rc is used with the AD509K for bias current compensation. Because of the low bias currents inherent with the model 50, Rc is unnecessary and the noninverting input is connected directly to ground. Great care must be taken in laying out the circuits of Figures 8 and 9 to assure true high speed performance. Several of the most important considerations are listed below: - Keep leads, especially those between the converter output and op amp summing junction, as short as possible to prevent the introduction of noise. - 2. Orient components to minimize stray capacitance. - 3. Carefully bypass power supplies to the op amp. - 4. Select suitable components such as metal film resistors with their low capacitance and low stray inductance. - Design the signal and power supply ground circuits so as to prevent the introduction of extraneous voltages in ground signal path. - 6. Use separate returns for analog and digital grounds. The DAC1108 and op amp power supply returns go to analog ground; any logic circuits that precede the converter go to digital ground.