# SilentMOS Smart Power Stage in 5mm x 8mm I QFN

# **FEATURES**

- 140A Peak Output Current
- SilentMOS<sup>™</sup> Smart Power Stage
  - Utilizes Low EMI/EMC Silent Switcher®2 Architecture
  - Ultra-Low SW-Voltage Overshoot
  - Frequency Up to 2MHz
- V<sub>IN</sub> Up to 14V
- Up to 94% Efficiency at 1MHz with 1.8V<sub>OUT</sub>
- Integrated Boost Diode and Capacitors and Power Switches
- Accurate Switch Current Monitoring
- Power MOSFET Overcurrent Protection
- Input Overvoltage and Bias Undervoltage Protection
- 3.3V/5V Compatible Tri-State PWM Input Thermal Monitor with Overtemperature Flag
- 5mm × 8mm LQFN Package

# **APPLICATIONS**

- High Current Servers and Workstations
- Networking/Telecom Microprocessor Supplies
- Small Form-Factor POL Converter

# DESCRIPTION

The LTC<sup>®</sup>7051 monolithic power stage fully integrates high speed drivers with low resistance half-bridge power switches plus comprehensive monitoring and protection circuitry in an electrically and thermally optimized package. With a suitable high frequency controller, this power stage forms a compact, high current voltage regulator system with state-of-the-art efficiency and transient response.

SilentMOS technology utilizes second generation Silent Switcher 2 architecture reducing both EMI and switchnode voltage overshoot while maximizing efficiency at high switching frequencies.

High speed current sensing provides low latency switch current information, enabling tight current balancing and immediate overcurrent protection.

Thermally-enhanced packaging provides 70A rated output continuous current capability.

All registered trademarks and trademarks are the property of their respective owners. Protected by U.S. patents, including 9525351



# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| V <sub>IN</sub> DC Voltage                 | –0.3V to 16V                       |
|--------------------------------------------|------------------------------------|
| V <sub>IN</sub> Transient Voltage          | 0.3V to 20V                        |
| SW Voltage                                 | 0.3V to 16V DC                     |
| SW Voltage (20ns)                          | –2V to 20V                         |
| PV <sub>CC</sub> , V <sub>CC</sub> Voltage | 0.3V to 6V                         |
| RUN                                        | -0.3V to (V <sub>CC</sub> + 0.3V)  |
| PWM                                        | $\dots -0.3V$ to $(V_{CC} + 0.3V)$ |
| I <sub>SNS</sub>                           | $-0.3V$ to $(V_{CC} + 0.3V)$       |
| FLTB                                       | $\dots -0.3V$ to $(V_{CC} + 0.3V)$ |
| TDIO Voltage/Current                       |                                    |
| AbsMax Junction Temperature                | 125°C                              |
| Storage Temperature                        | –55°C to 150°C                     |
| Maximum Reflow (Package Boo                | dy) Temperature 260°C              |
| , <b>,</b>                                 |                                    |

# PIN CONFIGURATION



# ORDER INFORMATION

| PART NUMBER   | PART MARKING* | FINISH CODE | PAD FINISH | PACKAGE TYPE                                  | MSL RATING | TEMPERATURE RANGE |
|---------------|---------------|-------------|------------|-----------------------------------------------|------------|-------------------|
| LTC7051AV#PBF | 7051          | e4          | Au (RoHS)  | LQFN (Laminate Package<br>with QFN Footprint) | 3          | -40°C to 125°C    |

 Contact the factory for parts specified with wider operating temperature ranges. \*Pad or ball finish code is per IPC/JEDEC J-STD-609.

• \*Device temperature grade is identified by a label on the shipping container.

Parts ending with PBF are RoHS and WEEE compliant.

- Recommended LGA and BGA PCB Assembly and Manufacturing
  Procedures
- LGA and BGA Package and Tray Drawings

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 12V, PV<sub>CC</sub> = V<sub>CC</sub> = 5V unless otherwise noted.

| SYMBOL                   | PARAMETER                                                              | CONDITIONS                                                  |   | MIN  | ТҮР  | MAX  | UNITS |
|--------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|---|------|------|------|-------|
| V <sub>IN</sub>          | Power Input Supply Range                                               |                                                             |   |      |      | 14   | V     |
|                          | V <sub>IN</sub> Overvoltage Lockout Threshold                          | V <sub>IN</sub> Rising                                      | • | 14.9 |      | 15.7 | V     |
|                          | V <sub>IN</sub> Overvoltage Lockout Hysteresis                         |                                                             |   |      | 1    |      | V     |
|                          | V <sub>IN</sub> Overvoltage Lockout Delay                              | (Note 3)                                                    |   |      | 1    |      | μs    |
|                          | VIN Shutdown Current                                                   | V <sub>IN</sub> = 12V, RUN1 = RUN2 = 0                      |   |      | 25   |      | μA    |
| V <sub>CC</sub>          | V <sub>CC</sub> Input Supply Range                                     |                                                             |   | 4.5  | 5    | 5.5  | V     |
| V <sub>CC(UVL0)</sub>    | V <sub>CC</sub> Undervoltage Lockout Threshold                         | V <sub>CC</sub> Rising                                      | • | 4.05 | 4.2  | 4.25 | V     |
| V <sub>UVLO_HYST</sub>   | V <sub>CC</sub> Undervoltage Lockout Hysteresis                        |                                                             |   |      | 0.2  |      | V     |
| I <sub>VCC(SD)</sub>     | V <sub>CC</sub> Supply Current in Shutdown                             | RUN1 = RUN2 = 0V                                            |   |      | 14   |      | μA    |
| I <sub>VCC_active</sub>  | V <sub>CC</sub> Supply Current in Active                               | RUN1 = RUN2 = 5V,<br>PWM = Float                            |   |      | 2.5  |      | mA    |
| PV <sub>CC</sub>         | Driver Input Supply Range                                              |                                                             | ٠ | 4.5  | 5    | 5.5  | V     |
| PV <sub>CC(UVLO)</sub>   | PV <sub>CC</sub> Undervoltage Lockout Threshold                        | PV <sub>CC</sub> Rising                                     |   | 3.9  | 4.2  | 4.1  | V     |
| PV <sub>UVL0_HYST</sub>  | PV <sub>CC</sub> Undervoltage Lockout Hysteresis                       |                                                             |   |      | 0.35 |      | V     |
| I <sub>PVCC(SD)</sub>    | PV <sub>CC</sub> Supply Current in Shutdown                            | RUN1 = RUN2 = 0V                                            |   |      | 300  |      | μA    |
| I <sub>PVCC_active</sub> | $PV_{CC}$ and $V_{CC}$ Supply Current in Active                        | RUN1 = RUN2 = 5V,<br>PWM = Float                            |   |      | 2.5  |      | mA    |
| t <sub>UVLO</sub>        | Undervoltage Time Lockout Delay, from $V_{CC}$ and $PV_{CC}$ to SW Low | $PV_{CC}$ , $V_{CC}$ Rising, RUN = 5V,<br>PWM = 0, (Note 3) |   |      | 1    |      | μs    |
| RUN Input                |                                                                        |                                                             |   |      |      |      |       |
| V <sub>IH_RUN</sub>      | RUN High Threshold                                                     | RUN Rising                                                  |   | 2.2  | 2.45 | 2.7  | V     |
| V <sub>RUN_HYS</sub>     | RUN Hysteresis                                                         |                                                             |   |      | 0.2  |      | V     |
| R <sub>PD_RUN</sub>      | EN Pull-Down Resistor                                                  |                                                             |   |      | 30   |      | kΩ    |
| T <sub>d_RUNH</sub>      | Propagation Delay for RUN Low to High                                  | From RUN Low $\ge$ High to<br>SW = 0, PWM = 0               |   |      | 12   |      | μs    |
| T <sub>d_RUNL</sub>      | Propagation Delay for RUN High to Low                                  | From RUN High ≥ Low to<br>SW High Z, PWM = 0,<br>(Note 3)   |   |      |      | 0.1  | μs    |
| PWM Input                | ·                                                                      |                                                             |   |      |      |      | ·     |
| V <sub>IH_PWM</sub>      | PWM High Threshold                                                     |                                                             |   |      |      | 2.7  | V     |
| V <sub>IL_PWM</sub>      | PWM Low Threshold                                                      |                                                             | ٠ | 0.8  |      |      | V     |
| V <sub>TR_PWM</sub>      | PWM Tri-State Range                                                    |                                                             |   | 1.5  |      | 2.1  | V     |
| V <sub>PWM_HYS</sub>     | PWM Hysterisis                                                         | Active to Tri-State or Tri-State to Active                  |   |      | 300  |      | mV    |
| R <sub>PD_PWM</sub>      | PWM Pull-Down Resistor                                                 | To SGND                                                     |   |      | 9.6  |      | kΩ    |
| R <sub>PU_PWM</sub>      | PWM Pull-Up Resistor                                                   | To V <sub>CC</sub>                                          |   |      | 18.8 |      | kΩ    |
| t <sub>PWMHI-SW</sub>    | Delay Time, PWM High to SW High                                        | No Fault Condition, (Note 3)                                |   |      | 10   |      | ns    |
| t <sub>PWMLO-SW</sub>    | Delay Time, PWM Low to SW Low                                          | No Fault Condition, (Note 3)                                |   |      | 10   |      | ns    |

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 12V, PV<sub>CC</sub> = V<sub>CC</sub> = 5V unless otherwise noted.

| SYMBOL                    | PARAMETER                                                | CONDITIONS                                                                     | MIN | ТҮР     | MAX  | UNITS |
|---------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------|-----|---------|------|-------|
| t <sub>Tri_Lo_Delay</sub> | Tri-State to Low Propagation Delay                       | PWM Going Low to SW Going<br>Low                                               |     | 20      |      | ns    |
| t <sub>Tri_Hi_Delay</sub> | Tri-State to High Propagation Delay                      | PWM Going High to SW<br>Going High                                             |     | 30      |      | ns    |
| t <sub>Tri_Hold</sub>     | Active to Tri-State Delay Time                           | PWM Going to High Z to SW<br>High Z, (Note 3)                                  |     | 20      |      | ns    |
| t <sub>PWM_MINON</sub>    | PWM Minimum ON-Time                                      |                                                                                |     | 20      |      | ns    |
| V <sub>PWM_FLOAT</sub>    | PWM Floating Voltage                                     |                                                                                | 1.6 | 1.7     | 1.8  | V     |
| I <sub>SNS</sub> Output   | · ·                                                      | _ <u>.</u>                                                                     |     |         |      |       |
| A <sub>IMON</sub>         | Current Sense Gain (I <sub>MON</sub> /I <sub>OUT</sub> ) | V <sub>ISNS</sub> = 1.5V<br>I <sub>OUT</sub> = 10A to 50A, PWM = 0             | 8.5 | 10      | 11.5 | µA/A  |
| I <sub>SNS</sub>          | Overall Accuracy                                         | I <sub>OUT</sub> = 50A, V <sub>ISNS</sub> = 1.5V,<br>PWM = 0, Accuracy at Trim |     | 500 ±40 |      | μA    |
|                           |                                                          | $I_{OUT} = -10A, V_{ISNS} = 1.5V,$<br>PWM = 0                                  |     | 100     |      | μA    |
| V <sub>IMON</sub>         | IMON Operational Voltage Range                           |                                                                                | 1.2 |         | 2.0  | V     |
| FLTB Output               |                                                          |                                                                                |     |         |      |       |
| R <sub>FLTB-PD</sub>      | Fault Bar Open-Drain Pull-Down Resistance                | FLTB Low                                                                       |     |         | 1    | kΩ    |
| TMON/FLT Output           |                                                          |                                                                                |     |         |      |       |
| A <sub>TMON</sub>         | Thermal Monitor Gain                                     | 0°C < T <sub>J</sub> < 150°C, (Note 3)                                         |     | 8       |      | mV/°C |
| V <sub>TMON</sub>         | Thermal Monitor Voltage                                  | T <sub>J</sub> = 0°C, (Note 3)                                                 |     | 0.6     |      | V     |
|                           |                                                          | $T_J = 25^{\circ}C$                                                            | 780 | 800     | 825  | mV    |
|                           |                                                          | T <sub>J</sub> = 125°C, (Note 3)                                               |     | 1.6     |      | V     |
| ОТР                       | Overtemperature Protection Accuracy                      | (Note 3)                                                                       |     | 150     |      | °C    |
| OTP_Hys                   | Overtemperature Hysteresis                               | (Note 3)                                                                       |     | 40      |      | °C    |
| ISOURCE_TMON              | Thermal Monitor Maximum Source Current                   | T <sub>J</sub> = 25°C,TMON Forced at 0V                                        | 1   |         |      | mA    |
| Isink_tmon                | Thermal Monitor Maximum Sink Current                     | T <sub>J</sub> = 25°C,TMON Forced at<br>1.28V                                  | 60  |         | μA   |       |
| V <sub>Tdiode</sub>       | Tdiode Forward Voltage Drop                              | T <sub>J</sub> = 25°C, I <sub>F</sub> = 0.1mA                                  |     | 678     |      | mV    |
|                           | Tdiode Voltage Drop Temperature Coefficient              | cient I <sub>F</sub> = 0.1mA, (Note 3)                                         |     | -1.8    |      | mV/°C |
| SW Node                   | · · · · ·                                                | · ·                                                                            |     |         |      | ·     |
| V <sub>SW_Float</sub>     | SW Floating Voltage                                      | V <sub>IN</sub> = 12V                                                          |     | 0.7     |      | V     |
| R <sub>SW-PGND</sub>      | SW Pull-Down Resistance                                  |                                                                                |     | 0.6     |      | kΩ    |

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C, V<sub>IN</sub> = 12V, PV<sub>CC</sub> = V<sub>CC</sub> = 5V unless otherwise noted.

| SYMBOL                | PARAMETER                          | CONDITIONS        | MIN | ТҮР | MAX | UNITS |
|-----------------------|------------------------------------|-------------------|-----|-----|-----|-------|
| Overcurrent Lim       | its                                |                   |     |     |     |       |
| I_OCP                 | Positive Overcurrent Threshold     | PWM = H           | 160 | 180 | 200 | A     |
| I_NCP                 | Negative Overcurrent Threshold     | PWM = L           |     | -90 |     | A     |
| t <sub>Blank_OC</sub> | Positive Overcurrent Blanking Time | PWM = H, (Note 3) |     | 22  |     | ns    |
| t <sub>Blank_NC</sub> | Negative Overcurrent Blanking Time | PWM = L, (Note 3) |     | 55  |     | ns    |
| I_ZCP                 | Positive Zero Current Threshold    |                   |     | 10  |     | A     |
| I_ZCN                 | Negative Zero Current Threshold    |                   |     | -16 |     | A     |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTC7051A is specified over the -40°C to 125°C operating junction temperature range. High Junction temperatures degrade operating lifetimes. Note the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature (T<sub>J</sub>, in °C) is calculated from the ambient temperature (TA in °C) and power dissipation (P<sub>D</sub>, in Watts) according to the formula:

 $T_J = T_A + (P_D \bullet \theta_{JA})$ 

where  $\theta_{JA}$  (in °C/W) is the package thermal impedance.

Note 3: This parameter is not tested but is guaranteed by design.

Note 4: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.

Note 5: The LTC7051 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

#### TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{IN} = 12V$ , $PV_{CC} = V_{CC} = 5V$ unless otherwise noted.







MEASURED ON 6-LAYER PCB, INDUCTOR LOSS INCLUDED



V<sub>SNS</sub> vs Temperature



60 50 40 V<sub>SNS</sub> (mV) 30 20  $V_{IN} = 12V$  $V_{OUT} = 1V$ 10 LOAD = 50A $V_{SNS} = I_{SNS} \bullet 100$ 0 -50 -25 0 25 50 75 100 125 150 TEMPERATURE (°C) 7051 G05









#### V<sub>SNS</sub> Gain vs Temperature



# **TYPICAL PERFORMANCE CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{IN} = 12V$ , $PV_{CC} = V_{CC} = 5V$ unless otherwise noted.





## V<sub>CC</sub> UVLO vs Temperature



PV<sub>CC</sub> UVLO vs Temperature



15.7 15.5 RISING 15.3 (N) 15.1 14.9 NOLTAGE (N) 14.7 Na 14.5 FALLING 14.3 14.1 . --50 -25 0 25 50 75 100 125 150 TEMPERATURE (°C) 7051 G13

**PV<sub>IN</sub> OVLO vs Temperature** 

**Current Limit vs Temperature** 



**PWM Threshold vs Temperature** 2.7 2.5 PWM HIGH RISING PWM HIGH FALLING PWM LOW RISING 0.9 PWM LOW FALLING 0.7 75 100 -50 -25 0 25 50 125 150 TEMPERATURE (°C) 7051 G15

RUN Threshold vs Temperature



**TYPICAL PERFORMANCE CHARACTERISTICS**  $T_A = 25^{\circ}C$ ,  $V_{IN} = 12V$ ,  $PV_{CC} = V_{CC} = 5V$  unless otherwise noted.



## **PIN FUNCTIONS**

**RUN:** Run Pin. When this pin is driven high, the channel is enabled. SW node is in Hi-Z state when RUN is low.

**PWM:** PWM Input Pin. With RUN driven high, SW will nominally follow this pin high, low, and Hi-Z. Nominal 3V CMOS logic levels; can be driven with 3V to 5V CMOS signals. Resistor divider holds voltage at 1.7V when in Hi-Z state.

**I**<sub>SNS</sub>: Current Sense Pin. This pin sources/sinks instantaneous current equal to 1/100,000 the SW node current, positive and negative.

**FLTB:** Fault Bar Pin. This open-drain pin pulls down when the chip/channel encounters a fault condition such as OC or OCN.

**TMON/FLT:** Temperature Monitor/Fault Pin. This pin provides a voltage, referred to SGND, of 0.6V to 1.8V corresponding to die temperature of 0°C to 150°C for a gain of 8mV/°C. Above 150°C, the pin is pulled high to indicate an overtemperature (OT) fault. The pin has limited current sinking capability, so multiple like pins can be tied together for highest temperature and single-OT-fault reporting.

**TDIO:** Temperature Diode Pin. This pin provides a reference diode to SGND for use in measuring die temperature.

**PV<sub>CC</sub>:** 5V Driver Supply. This pin powers the low side gate driver directly and the high side gate driver through an internal bootstrapped supply riding on SW. Bypass this pin with a  $10\mu$ F ceramic capacitor to PGND in close proximity to chip.

 $V_{CC}$ : 5V Supply. Bypass this pin with a 1µF ceramic capacitor to SGND in close proximity to chip.

 $V_{IN}$ : Power Stage Supply. This pin is connected to SW through the high side N-channel MOSFET.

**SW1, SW2:** Power Stage Switch Node. The output of the power stage, this node is connected to  $V_{IN}$  through the high side N-channel MOSFET and to PGND through the low side N-channel MOSFET. SW pins must be connected on the PCB.

**PGND:** Power Stage Ground. This pin is connected to SW through the low side N-channel MOSFET. Also powers the drivers.

**SGND:** Circuit Ground.

# **BLOCK DIAGRAM**





# OPERATION

#### **Main Control Architecture**

The LTC7051 is a single channel integrated-driver halfbridge power MOSFET stage for DC/DC step-down applications. It is designed to be used in a synchronous switching architecture with a controller utilizing 3.3V or 5V PWM three-state outputs. The relationship between the transition thresholds and the three input states of the LTC7051 is illustrated in Figure 1.



Figure 1. Three-State Input Operation

In normal operation, PWMHI turns on the high side MOSFET, and PWMLO turns on the low side MOSFET. SW node follows the PWM pin with a typical 10ns delay. There is <1ns dead time before SW rises from PGND to  $V_{IN}$  and a typical 3ns dead time after SW falls.

The high side MOSFET driver is powered from the internal BST node to SW via an internal integrated switch and capacitor, which allows lower dropout than achievable with a typical diode as well as higher-frequency operation.

#### **Current Sense**

Real-time current sense amplifiers provide a scaleddown version of SW current. During PWMHI or PWMLO, the  $I_{SNS}$  pin sources or sinks, according to SW current direction, a current equal to 1/100,000 the instantaneous SW current.

Associated current comparators flag high side MOSFET positive overcurrent (OC) and low side MOSFET negative overcurrent (OCN) Zero-current of both MOSFETs are also detected by associated current comparators.

### Temperature Monitor and Overtemperature Fault

Normally, TMON outputs a voltage from 0.6V to 1.8V, corresponding to a die temperature range of 0°C to 150°C. The TMON voltage is calculated by:

 $V_{TMON}$  (V) = 800mV + (T<sub>J</sub> (°C) - 25°C) • (8mV/°C)

Figure 2 illustrates the relationship between  $V_{\text{TMON}}$  and die temperature.



Figure 2. V<sub>TMON</sub> vs Die Temperature

TMON is driven by an amplifier that can source current but has limited sinking capacity. This allows multiple TMON pins to be paralleled, with the highest temperature being reported. Overtemperature is triggered at 150°C (typical), and it causes the TMON pin to be pulled high to  $V_{CC}$ . The overtemperature fault will be cleared once the internal temperature falls 20°C (typical) below the threshold.

TDIO pin is internally connected to the anode of a P/N junction diode while the cathode is connected to SGND. It provides an alternative measurement of die temperature for the controllers, such as LTC3884-1, to measure the die temperature using direct  $V_{BE}$  method or  $\Delta V_{BE}$  method.

#### **Voltage Fault Conditions**

When  $V_{CC}$  or  $PV_{CC}$  is in UVLO, or  $V_{\text{IN}}$  is in OVLO, SW will not respond to PWM and both top MOSFET and bottom MOSFET are off.

When BST-to-SW voltage is in UVLO, SW will not respond to a PWMHI until a PWMLO is provided such that BSTto-SW voltage is recharged sufficiently.

# OPERATION

#### **Over Current Fault Conditions**

When the high side MOSFET is on, instantaneous SW current of >180A (net current flowing out of SW) will trip the overcurrent (OC) comparator and set the internal OC state. When this happens, regardless of PWM pin state, the high side MOSFET will be turned off, and the low side MOSFET will be turned on until SW current decreases to 10A, at which point OC state will be reset. Normal PWMHI-tohigh-side-MOSFET and PWMLO-to-low-side-MOSFET operation resumes.

When the low side MOSFET is on, instantaneous SW current of <-90A (net current flowing into SW) will trip the OCN comparator. When this happens, regardless of PWM pin state, the low side MOSFET will be turned off and the high side MOSFET will be turned on until SW current increase to -16A, at which point OCN state will be reset. Normal PWMHI-to-high-side-MOSFET and PWMLO-tolow-side-MOSFET operation resumes. The trigger and reset of over current condition are illustrated in Figure 3.

In either OC or OCN condition, FLTB is pulled down.



Figure 3. Over Current Conditions

#### **Active Diode Mode**

If PWM goes from high to Hi-Z state while large (>10A) currents are still flowing through the top MOSFET from  $V_{IN}$  to SW, the top at MOSFET will turn off and the bottom MOSFET will turn on to freewheel the current until it has been ramped down. If PWM goes from high to Hi-Z state while large (≥16A) currents are still flowing through the top MOSFET from SW to  $V_{IN}$ , the top MOSFET will not turn off until the current has been ramped down.

Similarly, if PWM goes from low to Hi-Z state while large ( $\geq$ 16A) currents are still flowing through the bottom MOSFET from SW to PGND, the bottom MOSFET will turn off, and the top MOSFET will turn on to freewheel the current until it has been ramped down. If PWM goes from high to Hi-Z state while large (>10A) currents are still flowing through the bottom MOSFET from PGND to SW, the bottom MOSFET will not turn off until the current has been ramped down.

# **APPLICATIONS INFORMATION**

#### **Power Sequence**

The V<sub>CC</sub> and PV<sub>CC</sub> of LTC7051 should be biased before V<sub>IN</sub> is present and power down after V<sub>IN</sub> is removed. Do not force RUN pin voltages above V<sub>CC</sub> voltage. Make sure that the LTC7051 has been biased appropriately and the RUN pin of LTC7051 is pulled up before enabling the PWM controller.

#### Fault Management

The fault management and shutdown mode of LTC7051 is summarized in Table 1. Connecting the open-drain output FLTB pin to the controller's RUN pin can prevent the controller from starting up and force the converter to restart once the LTC7051 runs into fault conditions, except BSTto-SW undervoltage fault.

|                       | FLTB | RESPOND TO PWM                                    | TMON                         |
|-----------------------|------|---------------------------------------------------|------------------------------|
| V <sub>IN</sub> OVLO  | Low  | No, Both MOSFETs<br>Off Until I <sub>SW</sub> = 0 | Report Temperature           |
| V <sub>CC</sub> UVLO  | Low  | No, Immediate Off                                 | Floating                     |
| PV <sub>CC</sub> UVLO | Low  | No, MOSFETs Off<br>Until I <sub>SW</sub> = 0.     | Report Temperature           |
| Positive OC           | Low  | No, Top MOSFET<br>Immediate Off                   | Report Temperature           |
| Negative OC           | Low  | No, Bottom MOSFET<br>Immediate Off                | Report Temperature           |
| Overtemperature       | Low  | Yes                                               | Pull Up to V <sub>CC</sub> . |
| BST-to-SW UV          | High | Ignore PWMHI                                      | Report Temperature           |
| RUN Shutdown          | Low  | No, Both MOSFETs<br>Off                           | Floating                     |

#### **Current Sense and Current Limit**

 $I_{SNS}$  sources and sinks a current which is 1/100,000 of the SW current. According to the controller's maximum current sense signal range, select a proper resistor to convert the  $I_{SNS}$  current into a differential voltage signal reflecting the real-time SW current. The resistor should be biased at a low impedance common mode voltage, which has current sinking and sourcing capability. Make sure that at the maximum positive current and negative current, the  $I_{SNS}$  pin voltage is in the specified range so that the gain  $I_{SNS}/I_{SW}$  remains constant.

A general LTC7051 application circuit is shown on the first page of this data sheet. LTC7051 is optimized for

the application of high frequency high current voltage regulator. External component selection is largely driven by the load requirement and begins with the selection of the switching frequency  $f_{SW}$  and inductor L. Refer to Frequency Selection and Inductor Selection sections for the guidance. The  $I_{SNS}$  resistors are selected to set the current limit.

In high frequency high current applications, the switching spikes coupled to the  $I_{SNS}$  signal may result in a reading offset in heavy load range, but does not impact the  $\Delta I_{SNS}/\Delta I_{SW}$  gain. An optional resistor between  $I_{SNS}$  pin to GND can mitigate the offset. The resistor value  $R_{OS}$  is calculated by  $I_{SNS}$  pin voltage (referring to GND) divided by the offset current observed. The resistor value may be different for a different switching frequency. This modification does not impact the internal overcurrent protection and negative overcurrent protection.



#### **Frequency Selection**

The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage. In the selection of switching frequency, make sure that the high side on-time

# **APPLICATIONS INFORMATION**

at maximum input voltage is longer than LTC7051's minimum on-time,  $t_{ON(MIN)}$ , which is the smallest time duration that the LTC7051 is capable of turning on the topMOSFET. It is determined by internal timing delays, power stage timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit (see Equation 1).

$$t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN} \cdot f_{SW}}$$
(1)

#### **Input Capacitors**

The LTC7051 should be connected to a V<sub>IN</sub> supply through low impedance power planes. Ceramic input capacitors should be placed as close to the package as physically possible, with size and quantity appropriate for temperature rise with ripple current as calculated below.

For a buck converter, the switching duty cycle can be estimated by Equation 2.

$$D = \frac{V_{OUT}}{V_{IN}}$$
(2)

Without considering the inductor ripple current, for each output, the RMS current of the input capacitor can be estimated by Equation 3.

$$I_{CIN(RMS)} = \frac{I_{OUT(MAX)}}{\eta} \bullet \sqrt{D \bullet (1-D)}$$
(3)

where  $\boldsymbol{\eta}$  is the estimated efficiency of the power section.

#### Inductor Selection

Given the desired input and output voltages, the inductor value and operating frequency,  $f_{SW}$ , directly determine the inductor's peak-to-peak ripple current (Equation 4).

$$I_{\text{RIPPLE}} = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \left( \frac{V_{\text{IN}} - V_{\text{OUT}}}{f_{\text{SW}} \bullet L} \right)$$
(4)

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Thus, highest efficiency operation is obtained at low frequency with a small ripple current. Achieving this, however, requires a large inductor. A reasonable starting point is to choose a ripple current that is about 40% of  $I_{OUT(MAX)}$ . Note that the largest ripple current occurs at the highest input voltage. To guarantee that ripple current does not exceed a specified maximum, the inductor should be chosen according to Equation 5.

$$L \ge \left(\frac{V_{IN} - V_{OUT}}{f_{SW} \bullet I_{RIPPLE}}\right) \bullet \frac{V_{OUT}}{V_{IN}}$$
(5)

Once the inductance value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates **hard**, which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

#### **Output Capacitors**

The LTC7051 is designed for high frequency switching and low output voltage ripple noise. The bulk output capacitors defined as  $C_{OUT}$  are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements.  $C_{OUT}$  can be a low ESR tantalum capacitor, a low ESR polymer capacitor, or ceramic capacitors. At 1MHz, the typical output capacitance range is from 500µF to 1000µF. Additional output filtering may be required by the system designer if further reduction of output ripple or dynamic transient spikes is required.

#### **Bypassing and Grounding**

The LTC7051 requires proper bypassing on the  $PV_{CC}$  and  $V_{CC}$  supplies due to its high speed switching (nanoseconds) and large AC currents (amperes). Careless component placement and PCB trace routing may cause excessive ringing and under/overshoot. Follow the following

# **APPLICATIONS INFORMATION**

steps to obtain the optimum performance from the LTC7051.

- Mount the bypass capacitors as close as possible between the  $V_{CC}$  and SGND pins, and the  $PV_{CC}$  and PGND pins. The traces should be shortened as much as possible to reduce lead inductance.
- Use a low inductance, low impedance ground plane to reduce any ground drop and stray capacitance. Any significant ground drop will degrade signal integrity.
- Plan the power/ground routing carefully. Know where the large load switching current is coming from and going to. Maintain separate ground return paths for the input pin and the output power stage.
- Be sure to solder the Exposed Pad on the back side of the LTC7051 packages to the board. Failure to make good thermal contact between the exposed back side and the copper board will result in far greater thermal resistances.

#### PCB Layout

Due to the LTC7051's high power density and high speed, high frequency operation, proper PCB layout and composition are critical to maximizing performance.

At a minimum, the PCB should be 4-layer with at least top and bottom layers 2oz. copper. As much as possible, top and bottom layers should be continuous  $V_{IN}$  and PGND areas. At least one inner layer, preferably the second, should be a continuous PGND plane.

Copper-filled vias should be used under the package exposed pads to connect top and bottom PCB layers.  $\theta_{JCbottom}$  is <1°C /W. Anything less than copper-filled vias will compromise  $\theta_{JA}$  greatly.

The inductor pads should be placed as close as possible to the package, with traces as short and wide as possible. If possible, SW traces should be doubled up with the second layer, taking care not to couple to sensitive traces.

A recommended PCB layout is shown in Figure 5b.





# LTC7051

## PACKAGE DESCRIPTION



Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# TYPICAL APPLICATION



# **RELATED PARTS**

| PART NUMBER       | DESCRIPTION                                                                                                      | COMMENTS                                                                                                                                                                                   |
|-------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTC7051-1         | SilentMOS Smart Power Stage in 5mm × 8mm LQFN                                                                    | 140A Peak Current, Silent Switcher 2 Architecture, V <sub>IN</sub> Up to 16V, 5mm × 8mm LQFN Package                                                                                       |
| LTC7050           | Dual SilentMOS Smart Power Stage in 5mm × 8mm LQFN                                                               | 70A Peak Current per Channel, Silent Switcher 2 Architecture,<br>V <sub>IN</sub> Up to 14V, 5mm × 8mm LQFN Package                                                                         |
| LTC7050-1         | Dual SilentMOS Smart Power Stage in 5mm × 8mm LQFN                                                               | 70A Peak Current Capable per Channel, Silent Switcher 2<br>Architecture, V <sub>IN</sub> Up to 16V, 5mm × 8mm LQFN Package                                                                 |
| LTC3888/LTC3888-1 | Dual Output 8-Phase Step-Down DC/DC Controller with Digital<br>Power System Management                           | $4.5V \le V_{IN} \le 26.5V,  0.3V \le V_{OUT} \le 3.45V,  I^2C/PMBus,$ Programmable Loop Compensation, 5mm × 8mm QFN-52                                                                    |
| LTC3884/LTC3884-1 | Dual Output PolyPhase Step-Down Controller with Sub-<br>Milliohm DCR Sensing and Digital Power System Management | $4.5V \le V_{IN} \le 38V,  0.5V \le V_{OUT} \le 5.5V,  I^2C/PMBus,$ Programmable Loop Compensation, 5mm × 8mm QFN-52                                                                       |
| LTC7851           | Quad Output Multiphase Step-Down Voltage Mode DC/DC<br>Controller with Accurate Current Sharing                  | Operates with DrMOS, Power Blocks or External Drivers/<br>MOSFETs, V <sub>IN</sub> Range Depends on External Components, $4.5V \le V_{CC} \le 5.5V$ , $0.6V \le V_{OUT} \le V_{CC} - 0.5V$ |
| LTC7852/LTC7252-1 | Dual Output 6-Phase Current Mode Synchronous Buck<br>Controller with Current Monitoring                          | Operates with DrMOS, Power Blocks, $0.5V \le V_{OUT} \le 2V$ , Hiccup Mode Overcurrent Protection, Flexible Phase Configuration                                                            |
| LTC3861           | Dual, Multiphase Step-Down Voltage Mode DC/DC Controller with Accurate Current Sharing                           | Operates with Power Blocks, DrMOS or External MOSFETs $3V \le V_{IN} \le 24V$                                                                                                              |
| LTC3882/LTC3882-1 | Dual Output Multiphase Step-Down DC/DC Voltage Mode<br>Controller with Digital Power System Management           | $3V \le V_{IN} \le 38V,  0.5V \le V_{OUT1,2} \le 5.25V,  \pm 0.5\%  V_{OUT}$ Accuracy $I^2C/PMBus$ Interface, uses DrMOS or Power Blocks                                                   |
| LTC3887/LTC3887-1 | Dual Output Multiphase Step-Down DC/DC Controller with Digital Power System Management, 70mS Start-Up            | $4.5V \le V_{IN} \le 24V, \ 0.5V \le V_{OUT0,1} \ (\pm 0.5\%) \le 5.5V, \ 70mS$ Start-Up, I^2C/PMBus Interface, -1 Version uses DrMOS or Power Blocks                                      |

