1-51-15

### Bimos II 8-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS

UCN5895A SERIAL DATA OUT 15 LOGIC SUPPLY TAT OUTPUT ENABLE B 3 LOAD SUPPLY

Dwg. No. A-12,639

#### ABSOLUTE MAXIMUM RATINGS at $T_{\Lambda} = +25^{\circ}C$

Output Voltage, V<sub>OUT</sub> (UCN5895A/EP)..... 50 V (UCN5895A-2) . . . . . . . . . . . . . 25 V Logic Supply Voltage Range, V<sub>DD</sub> . . . . . . . . . . . . . 4.5 V to 12 V Driver Supply Voltage Range,  $V_{BB}$ (UCN5895A/EP) . . . . . . . 5.0 V to 50 V (UCN5895A-2) . . . . . . . . 5.0 V to 25 V Input Voltage Range,  $V_{IN}$  . . . . . . . . . -0.3 V to  $V_{DD}$  + 0.3 V Continuous Output Current, I<sub>OUT</sub> .....-250 mA Allowable Package Power Dissipation, P<sub>D</sub>..... See Graph Operating Temperature Range, T<sub>A</sub> .....-20°C to +85°C Storage Temperature Range, T<sub>S</sub> .....-55°C to +150°C

Caution: CMOS devices have input static protection, but are susceptible to damage when exposed to extremely high static electrical charges.

UCN5895A and UCN5895EP BiMOS II serial-input, latched source drivers are designed for use in applications requiring low outputsaturation voltages and currents to -250 mA per driver. Each driver combines an 8-bit CMOS register, associated latches and control circuitry (strobe and output enable), with saturated bipolar emitterfollower outputs. Typical loads are low-voltage LEDs and incandescent displays. They can also be used with multiplexed LED displays, thermal printers, or electromagnetic printers within their output limitations.

The UCN5895A and UCN5895EP are rated for operation with supply voltages to 50 V and feature a minimum output sustaining voltage of 35 V. The more economical UCN5895A-2 is for use with supply voltages to 25 V (15 V sustaining). Under normal operating conditions, at +25°C, all outputs will source -120 mA continuously without derating. Similar drivers, featuring Darlington outputs for increased output ratings, are the UCN5890A and UCN5891A.

BiMOS II devices can operate at greatly improved data-input rates. With a 5 V supply, they will typically operate at better than 5 MHz. At 12 V, significantly higher speeds are obtained.

The CMOS inputs provide for minimum loading and are compatible with standard CMOS, PMOS, and NMOS circuits. TTL or DTL circuits may require the use of appropriate pull-up resistors to ensure a proper input-logic high. A CMOS serial data output allows cascading these devices in multiple drive-line applications required by many dot matrix, alphanumeric, and bar graph displays.

These devices are rated for continuous operation over the temperature range of -20°C to +85°C. Because of limitations on package power dissipation, the simultaneous operation of all output drivers may require a reduction in duty cycle. The UCN5895A and UCN5895A-2 are supplied in standard 16-pin dual in-line plastic packages with copper lead frames for increased allowable package power dissipation. The UCN5895EP is supplied in a 20-lead plastic leaded chip carrier for minimum area, surface-mount applications.

#### **FEATURES**

- Low Output-Saturation Voltage
- Source Outputs to 50 V
- Output Current to -250 mA
- 3.3 MHz Minimum Data-Input Rate
- Low-Power CMOS Logic & Latches

Always order by complete part number, e.g., UCN5895A-2].

GROUND

DATA IN

SERIAL 3

STROBE 4

# Bimos II 8-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS

T-51-15





TYPICAL INPUT CIRCUIT



#### TYPICAL OUTPUT DRIVER



Dwg. No. A-12,655

#### UCN5895EP



5895®

Bimos II 8-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS

T-51-15

ELECTRICAL CHARACTERISTICS at  $T_A$  = +25°C,  $V_{BB}$  = 50 V (UCN5895A/EP) or 25 V (UCN5895A-2),  $V_{DD}$  = 5 V to 12 V (unless otherwise noted).

| • • • • •                        | _                    |                                                         | Limits |      |       |  |  |  |
|----------------------------------|----------------------|---------------------------------------------------------|--------|------|-------|--|--|--|
| Characteristic                   | Symbol               | Test Conditions                                         | Min.   | Max. | Units |  |  |  |
| Output Leakage Current           | I <sub>CEX</sub>     | T <sub>A</sub> = +25°C                                  |        | - 50 | μА    |  |  |  |
| -                                |                      | T <sub>A</sub> = +70°C                                  |        | -100 | μА    |  |  |  |
| Output Saturation Voltage        | V <sub>CE(SAT)</sub> | I <sub>OUT</sub> = -60 mA                               | _      | 1.1  | V     |  |  |  |
|                                  |                      | I <sub>OUT</sub> = -120 mA                              |        | 1.2  | V     |  |  |  |
| Output Sustaining Voltage        | V <sub>CE(sus)</sub> | I <sub>OUT</sub> = -120 mA, L = 2 mH, UCN5895A/EP only  | 35     | _    | V     |  |  |  |
|                                  |                      | I <sub>OUT</sub> = -120 mA, L = 2 mH, UCN5895A-2 only   | 15     |      | V     |  |  |  |
| Input Voltage                    | V <sub>IN(1)</sub>   | V <sub>DD</sub> = 5.0 V                                 | 3.5    | 5.3  | V     |  |  |  |
|                                  |                      | V <sub>DD</sub> = 12 V                                  | 10.5   | 12.3 | ٧     |  |  |  |
|                                  | V <sub>IN(0)</sub>   | V <sub>DD</sub> = 5 V to 12 V                           | -0.3   | +0.8 | V     |  |  |  |
| Input Current                    | I <sub>IN(1)</sub>   | $V_{DD} = V_{IN} = 5.0 \text{ V}$                       |        | 50   | μΑ    |  |  |  |
|                                  |                      | V <sub>DD</sub> = V <sub>IN</sub> = 12 V                | -      | 240  | μА    |  |  |  |
| Input Impedance                  | Z <sub>IN</sub>      | V <sub>DD</sub> = 5.0 V                                 | 100    |      | kΩ    |  |  |  |
|                                  |                      | V <sub>DD</sub> = 12 V                                  | 50     |      | kΩ    |  |  |  |
| Clock Frequency                  | fclk                 |                                                         | 3.3    | _    | MHz   |  |  |  |
| Serial Data-Output<br>Resistance | R <sub>out</sub>     | V <sub>DD</sub> = 5.0 V                                 |        | 20   | kΩ    |  |  |  |
|                                  |                      | V <sub>DD</sub> = 12 V                                  | -      | 6.0  | kΩ    |  |  |  |
| Turn-ON Delay                    | t <sub>PLH</sub>     | Output Enable to Output, I <sub>OUT</sub> = -120 mA     |        | 2.0  | μs    |  |  |  |
| Turn-OFF Delay                   | t <sub>PHL</sub>     | Output Enable to Output, I <sub>OUT</sub> = -120 mA     |        | 10   | μз    |  |  |  |
| Supply Current                   | IBB                  | All outputs ON, All outputs open                        | _      | 10   | mA    |  |  |  |
|                                  |                      | All outputs OFF                                         |        | 200  | μА    |  |  |  |
|                                  | IDO                  | V <sub>DD</sub> = 5 V, All outputs OFF, Inputs = 0 V    |        | 100  | μΑ    |  |  |  |
|                                  |                      | V <sub>DD</sub> = 12 V, All outputs OFF, Inputs = 0 V   |        | 200  | μΑ    |  |  |  |
|                                  |                      | V <sub>DD</sub> = 5 V, One output ON, All inputs = 0 V  |        | 1,0  | mA    |  |  |  |
|                                  |                      | V <sub>DD</sub> = 12 V, One output ON, All inputs = 0 V |        | 3.0  | mA    |  |  |  |
| Diode Leakage Current            | I <sub>R</sub>       | V <sub>R</sub> = 25 V, T <sub>A</sub> = +25°C           |        | 50   | μА    |  |  |  |
|                                  |                      | V <sub>R</sub> = 25 V, T <sub>A</sub> = +70°C           | _      | 100  | μА    |  |  |  |
| Diode Forward Voltage            | V <sub>F</sub>       | I <sub>E</sub> = 120 mA                                 |        | 2.0  | V     |  |  |  |

NOTE: Positive (negative) current is defined as going into (coming out of) the specified device pin.

## Bimos II 8-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS



### TIMING CONDITIONS

 $(V_{DD} = 5.0 \text{ V}, \text{Logic Levels are } V_{DD} \text{ and Ground})$ 

| A. | Minimum Data Active Time Before Clock Pulse (Data Set-Up Time) | 75 ns |
|----|----------------------------------------------------------------|-------|
| В. | Minimum Data Active Time After Clock Pulse (Data Hold Time)    | 14    |
| C. | Minimum Data Pulse Width                                       |       |
|    | Minimum Clock Pulse Width                                      |       |
|    | Minimum Time Between Clock Activation and Strobe               |       |
|    | Minimum Strobe Pulse Width                                     |       |
|    | Typical Time Between Strobe Activation and Output Transition   |       |

Serial Data present at the input is transferred to the shift register on the logic "0" to logic "1" transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform.

Information present at any register is transferred to the respective latch when the STROBE is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the OUTPUT ENABLE input be high during serial data

When the OUTPUT ENABLE input is high, all of the output buffers are disabled (OFF) without affecting the information stored in the latches or shift register. With the OUTPUT ENABLE input low, the outputs are controlled by the state of their respective latches.

BIMOS II 8-BIT SERIAL-INPUT, LATCHED SOURCE DRIVERS

TYPICAL APPLICATION

T-51-15



Dwg. No. 8-1541

#### TRUTH TABLE

|   | Clock<br>Input | S  | hlft           | Regi           | ster | Conte            | ents             | Serial<br>Data<br>Output | 0               | Latch Contents |                |                |  |                  |                | _                | Output Contents |                |                |           |                  |                |
|---|----------------|----|----------------|----------------|------|------------------|------------------|--------------------------|-----------------|----------------|----------------|----------------|--|------------------|----------------|------------------|-----------------|----------------|----------------|-----------|------------------|----------------|
|   |                | i, | l <sub>2</sub> | l <sub>3</sub> |      | 1 <sub>N-1</sub> | I <sub>N</sub>   |                          | Strobe<br>Input | l <sub>1</sub> | l <sub>2</sub> | 13             |  | I <sub>N-1</sub> | I <sub>N</sub> | Output<br>Enable | 4               | l <sub>2</sub> | l <sub>3</sub> | • • • • • | I <sub>N-1</sub> | I <sub>N</sub> |
| н | 7              | Н  | R,             | R <sub>2</sub> |      | R <sub>N-2</sub> | R <sub>N-1</sub> | R <sub>N-1</sub>         |                 |                |                |                |  |                  |                |                  |                 |                |                |           |                  |                |
| L | 7              | L  | R,             | H <sub>2</sub> |      | R <sub>N-2</sub> | R <sub>N-1</sub> | R <sub>N-1</sub>         | 1               |                |                |                |  |                  |                |                  |                 |                |                |           |                  |                |
| Х | l              | R, | R <sub>2</sub> | $R_3$          |      | R <sub>N-1</sub> | R <sub>N</sub>   | R <sub>N</sub>           |                 |                |                |                |  |                  |                |                  |                 |                |                |           |                  |                |
|   |                | X  | Х              | Х              |      | Х                | X                | X                        | L               | R,             | R <sub>2</sub> | R <sub>3</sub> |  | R <sub>N</sub> . | R <sub>N</sub> |                  |                 |                |                |           |                  |                |
|   |                | Pı | P2             | P <sub>3</sub> |      | P <sub>N-1</sub> | P <sub>N</sub>   | P <sub>N</sub>           | Н               | P <sub>1</sub> | P <sub>2</sub> | P <sub>3</sub> |  | P <sub>N-1</sub> | P <sub>N</sub> | L                | P,              | $\dot{P}_2$    | Pa             |           | P <sub>N-1</sub> | P <sub>N</sub> |
|   |                |    |                |                |      |                  |                  |                          |                 | Х              | Х              | Х              |  | Х                | X              | Н                | L               | ī.             | L              |           | L                | L              |

L = Low Logic Level H = High Logic Level X = Irrelevant P = Present State R = Previous State