ANALOG ASSY - DAC CONTROL PULSE/FREQ SELECTION ANALOG ASSY - U701 INTERNALS PULSE COUNTER & ANALOG ASSY ADC INTERFACE - 1. DETECTOR INPUT IS SET AND LATCHED INTERNALLY TO REQUEST INTERRUPT - 2. FIRMWARE DETECTOR OFF SEQUENCE TO NEUTRAL - 3. NEUTRAL STATE CLEARS DETECTOR SIGNAL - 4. FIRMWARE CLEARS INTERRUPT TO RESET TIMERS BEFORE TIME-OUT - 5. IF INTERRUPT FAILS TO CLEAR ALL CONTROL BITS FORCED TO NEUTRAL ON TIME-OUT # POWER ASSY DETECTORS & FAULT SEQUENCE - 1. OFF KEY PRESSED WITH OUTPUT LED ON. AN\_OP\_OFF\_L LATCHED INTERNALLY 2. FIRMWARE NORMAL SEQUENCE TO NEUTRAL (OFF) FROM KEY INTERRUPT - 3. OUTPUT LED GOES OFF IN NEUTRAL - 4. AN\_OP\_OFF\_L CLEARS IF KEY STILL PUSHED - 5. FIRMWARE CLEARS LATCHED AN OP OFF L TO RESET TIMERS - 6. IF LATCHED AN\_OP\_OFF\_L FAILS TO CLEAR ALL CONTROL BITS FORCED TO NEUTRAL ON TIME-OUT OFF KEY INTERLOCK & ANALOG ASSY -POWER 1. LED IS ON DRIVEN FROM ANALOG OR POWER ASSEMBLIES IF OUTPUT IS ON. - 2. LED IS FLASHED BY POWER INTERFACE (U801) IF HIGH VOLTAGE PATH SELECTED BY FIRMWARE. 3. AN\_LED\_ON\_L HAS THREE LEVEL LOGIC SO THAT K\_OFF\_L CAN GO LOW WHEN THE OUTPUT IS ON. ON LED CONTROL & OFF KEY INTERLOCK | ADDRESS<br>FFFFFF - FFFC00 | D15-D8<br>processor internal perip | D7-D0<br>herals | TIME-OUT<br>0 waits | |----------------------------------------|--------------------------------------|---------------------------|---------------------------| | FFFBFF - C20000 | unused area - | | processor BERR TIME-OUT | | C1FFFF - C10000 | peripheral decode area | U207 | processor CS1 | | C0FFFF - C04000 | EEPROM_L hi<br>(protected by CAL_E | | processor CS1 | | C03FFF - C00000 | EEPROM_L hi<br>(not protected by CAL | | processor CS1 | | | | | | | BFFFFF - 830000 | unused area - | <del>-</del> , | processor BERR TIME-OUT | | 82FFFF - 820000 | | SGEN_L | stretched by U204 | | 81FFFF - 810000 | DISP_MEM_L hi | DISP_MEM_L lo | U301 DTACK | | 80FFF - 800000 | DISP_REG_L hi | DISP_REG_L lo | U301 DTACK | | AND AND TO SERVICE AND THE PROPERTY OF | | 00.050.1 | | | 7FFFF - 600000 | C2_CE1_L | C2_CE2_L | processor CS0 | | 5FFFF - 400000 | C1_CE1_L<br>(PROM1_L when BOO | C1_CE2_L<br>T_EN_L is low | processor CS0<br>0 waits) | | | | | | | 3FFFFF - 340000 | unused area | | processor BERR TIME-OUT | | 33FFFF - 300000 | RAM_L hi | RAM_L lo | 0 waits | | 2FFFFF - 240000 | — unused area - | | processor BERR TIME-OUT | | 23FFFF - 200000 | PROM3_L hi | | 0 waits | | 1FFFFF - 100000 | — prom expansion | area | processor BERR TIME-OUT | | 1BFFFF - 080000 | PROM2_L hi<br>(CARD1 when BOOT_I | PROM2_L lo<br>EN_L is low | 0 waits<br>processor CS0) | | 07FFFF - 000000 | PROM1_L hi<br>(CARD1 when BOOT_I | PROM1_L lo<br>EN_L is low | 0 waits processor CS0) | The IO area is further decoded by U207. Processor CS0 & CS1 are setup by the firmware to introduce three wait clock cycles (total select 380ns typical). DISP\_MEM\_L and DISP\_REG\_L can only be accessed as words not bytes. Flash & EEPROM are protected during power down by driving RD\_L low . R206 also acts as a pull down. | ADDRESS<br>C1FFFF - C1E000 | D15-D8<br>GPIA | D7-D0<br> | TIME-OUT processor CS1 | |----------------------------|----------------|-------------|------------------------| | C1DFFF - C1C000 | 2020 | RTC DATA | processor CS1 | | C1BFFF - C1A000 | | RTC ADDR | processor CS1 | | C19FFF - C18000 | | RD_KEY | processor CS1 | | C17FFF - C16000 | | RD_WHL | processor CS1 | | C15FFF - C14000 | WR_CNTRL | | processor CS1 | | C13FFF - C12000 | | RD_STAT2 | processor CS1 | | C11FFF - C10000 | RD_STAT1 hi | RD_STAT1 lo | processor CS1 | | address offset | device | write | read | |----------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 001 | | REG A [47:40] | | | 003 | | REG A [39 32] | | | 005 | | REG A [31:24] | | | 007 | | REG A [23:16] | | | 009 | <u> </u> | REG A [158] | | | 008 | | REG A [7:0] | | | 000 | | | | | 00F | | REG A [47:0] | | | 011 | | REG B [47:40] | | | 013 | | REG B [39:32] | | | 015 | | REG B [31:24] | | | 017 | | REG B [23:16] | | | 019 | | REG 8 [15.8] | | | 018 | | REG B [7:0] | | | 010 | | | | | 01F | | REG B [47.0] | | | 021 | | REG C [47.40] | | | 023 | | REG C [39:32] | | | 025 | | REG C [31:24] | | | 027 | | REG C [23:16] | | | 029 | | REG C [15.8] | | | 028 | | REG C [7:0] | | | 020 | | | | | 02F | | REG D [47.0] | | | 031 | 7 | REG D [47:40] | | | 033 | | REG D [39:32] | | | 035 | 7 | REG D [31:24] | | | 037 | 1 | REG D [23:16] | | | 039 | _ | REG D [15.8] | | | 038 | | REG D [7:0] | | | 03D | | | | | 03F | DDS<br>PHASE | REG MA [47:0] | | | 041 | ACCUMULATOR | REG MA [47:40] | | | 043 | U201 | REG MA [39:32] | | | 045 | - | REG MA [31:24] | | | 047 | - | REG MA [23:16] | | | 049 | _ | REG MA [15.8] | | | 04B | | REG MA [7:0] | *************************************** | | 04D | | 11.00 11.11 | | | 04F | - | REG MA [47:0] | | | . 051 | - | REG MB [47:40] | | | 053 | | REG MB [39:32] | | | 055 | - | REG MB [31:24] | | | 057 | - | REG MB [23:16] | | | | - | | | | 059 | - | REG MB [15:8] | | | 158 | | REG MB [7:0] | | | 050 | - | DEC 110 Mars | | | 05F | - | REG MB [47:0] | | | 061 | - | MODE | | | 063 | -1 | | | | 065 | _ | | | | 067 | _ | | | | 069 | | | | | 068 | | | | | 06D | _ | | | | 06F | _ | IRST | | | 071 | | PCLK [15:8] | | | 073 | | PCLK [7:0] | | | 075 | | PCLK [15:8] | | | 077 | | PCLK [7 0] | | | 079 | | PCLK [15:8] | | | 078 | | PCLX [7:0] | | | 07D | | PCLK [15:8] | | | | | L. William C. | | | 0h820000 | + address offset | device | write | read | |----------|------------------|--------------------------------------------------|--------------------------------------|--------------------------------------------| | | 081 | | A CLR (ONLY WR BEFOE UPDATES) | | | | 083 | 1 | AR D 5 & 6 CLR (ONLY WR AFTER RD) | AR (STATUS) | | | 085 | 1 | A5 | A5 | | | 087 | 1 | A6 | A6 | | | 089 | | A1 - U807 | A1 - U808 | | | 088 | 1 | A2 - U803 | A2 - U804 | | | 08D | 1 | A3 - U805 | A3 - U806 | | | 08F | - | A4 - U801 ( LATCHES A1-A6 & P1-P4) | A4 - U802 | | - | | 4 | 7 - 3331 ( STISTICS - X172 C 1 11 1) | 7 000 | | | 091 | - | | | | | 093 | | | | | | 095 | | DAC REF [11:8] - U105 | | | | 097 | | DAC REF [7:0] - U105 | | | | 099 | | DAC MAIN (28:24) - U106 | | | | 098 | | DAC MAIN [23:16] - U106 | | | | 090 | ANALOG ASSY. CONTROL BITS. | DAC MAIN [11:8] - U107 | | | | 09F | COMMOE SIIS | DAC MAIN [7:0] - U107 | A | | | 0A1 | ANALOG | COUNT MARK [25-24] | | | | 0A3 | CONTROLLER | COUNT MARK [23 16] | | | | | U701 | COUNT MARK [15:8] | | | | 0A5 | - | | | | | 0A7 | -1 | COUNT MARK [7:0] | | | | 0A9 | 1 | COUNT SPACE [25:24] | | | | OAB | | COUNT SPACE [23:16] | | | | 0AD | | COUNT SPACE [15.8] | | | | 0AF | | COUNT SPACE [7:0] | | | | 081 | | | | | | 083 | | | ADC [19:16] - U705 | | | 085 | | | ADC [15.8] - U704 | | | 087 | 1 | | ADC [7:0] - U703 | | | 089 | 1 | | | | | | -1 | | | | | 088 | - | | | | | 08D | | | | | | OBF | | | | | | 0C1 | | P CLR (CNLY WR BEFOE UPDATES) | | | | 0C3 | | | PR (STATUS) | | | 0C5 | POWER ASSY. CONTROL BITS. | | | | | 0C7 | | | | | | 0C9 | POWER | P1 | P1 | | | 0CB | CONTROLLER<br>U801 | P2 | P2 | | | 0CD | 1 | Р3 | Р3 | | | 0CF | 1 | P4 | P4 | | | 0D1 | | | | | | | | | | | | 0D3 | <b>_</b> | | | | | 005 | | | | | | 0D7 | | | | | | 0D9 | | | | | | ODB | | | | | | 0D5 | | | | | | ODF | | | | | | 0E1 | 1 | | | | | 0E3 | <b> </b> | | | | | 0E5 | | | | | | | <b>†</b> | | | | | 0E7 | | | | | | 0E9 | | | | | | OEB | | | And the second of the second of the second | | | 06D | - FV | | | | | OEF | | | | | | OF1 | | | | | | OF3 | 1 | | | | | 0F5 | <del> </del> | | ······································ | | | | <b>-</b> | | *************************************** | | | 0F7 | 1 | | | | | 0F9 | | | | | | | i . | | | | | OFB | | | | | | OFB<br>OFD | | | | ## 9000 SEQUENCED CHANGES TO ANALOG SUBSYTEM On Sequences | neutral | configure(on) | ramp start | | | | Applicable ranges: | |-----------|---------------|---------------------|----------------|----------------------|-----------------------------------------------------------------------------|----------------------------------| | 24ms | 24ms | step changes to D | АС @ арргох 2п | ns rate (A step is 1 | step changes to DAC @ approx 2ms rate (A step is 112 counts or approx 61mV) | 300mV DC,<br>Thermocouple, Level | | neutral | conf conf(on) | ramp start | | | ¥ | 3V DC<br>300mV AC, 3V AC | | 24ms | 24ms | step changes to DAC | | @ approx 2ms rate | | | | neutral | conf | conf co | conf(on) ra | ramp start | | 30V DC<br>30V AC, 100V AC | | 24ms | 24ms | 24ms | 24ms | step changes to I | step changes to DAC @ approx 2ms rate | | | neutral c | conf | conf cc | conf | conf(on) | ramp start | 300V DC<br>300V AC | | 24ms | 24ms | 24ms | 24ms | 24ms | step changes to DAC @ approx 2ms rate | | | neutral C | conf | conf | conf | conf(on) | ramp start | IkV DC<br>IkV AC | | 24ms | 24ms | 24ms | 24ms | 24ms | step changes to DAC @ approx 6ms rate | | ## 9000 SEQUENCED CHANGES TO ANALOG SUBSYTEM ## 9000 SEQUEINCED CHANGES TO ANALOG SUBSYTEM On Sequences (contd.) | Applicable ranges: | Frequency (High Volts) | Frequency (Low Volts) | Pulse (High Volts) | Pulse (Low Volts) | |--------------------------|------------------------|--------------------------------|-----------------------------|------------------------------| | DDS update DAC update | uim | | Pulse ctr DAC update update | | | conf(on) | 80ms | conf(on) DDS update DAC update | conf(on) | Pulse ctr D.4C update update | | conf | 24ms | conf(on) | conf<br>24ms | conf(on) | | neutral init DAC - PULSE | 24ms min | neutral init DAC - PULSE | neutral init DAC - PULSE | neutral init DAC - PULSE | ## 9000 SEQUENCED CHANGES TO ANALOG SUBSYTEM Special Range Change Sequences | Applicable ranges: | All OHMS and COND | ranges | All CAP ranges | | |-----------------------------------------------------------|-------------------|---------------------------------------|--------------------------------|----------------------------------| | | | | | | | enable detectors | •• | rox 2ms rate | enable detectors | x 2ms rate | | disable zero conf<br>detectors DAC (new range) ramp start | • • | step changes to DAC @ approx 2ms rate | conf<br>(new range) ramp start | step changes to DAC @ approx 2ms | | nf<br>ew range) | • • | min | range) | mim | | zero ca<br>DAC (n | • • | min | init DAC<br>- CAP con<br>(nes | mim | | disable zero conf<br>detectors DAC (new | | min | init DAC disable - CAP conf | min | ### 9000 SEQUENCED CHANGES TO ANALOG SUBSYTEM Off Sequences conf neutral 120ms **24ms** conf**24ms** (fo) fuos min DAC zeromin detectors disable conf neutral (disab I i/p) conf (off) DAC detectors disable conf zero 32ms 16ms min min conf neutral DAC detectors disable zero Applicable ranges: All DCV and ACV ranges, Level All DCI and ACI ranges All CAP ranges conf neutral min min disable initDAC min min detectors - CAP min min zero DAC - PULS conf (off) conf neutral disable initDAC detectors **24ms** min min All ranges in OHMS, COND, PRT, and Thermocouple Frequency and Pulse ## 9000 SEQUENCED CHANGES TO ANALOG SUBSYTEM Hardware Fault Off Sequence | conf neutral | | |----------------------------------------------------------------------------------------------------------------------------------|------------| | conf (401096 U801 pins 5, 18, 60 to zero) conf (401096 U801 pins 20,19,17,16,13,61,62,63 to zero 401097 U801 pins 2, 12 to zero) | 8 ms 120ms | | zero<br>DAC | min | There are three actions that follow the completion of this sequence;- - No apparent effect, if the cause is an 'off timeout' and the output state is Off. An error is reported to the user for which a corrective action is possible. If the output state is Off and not 'off timeout' a FATAL error is reported, via a watchdog trip, with message numbers in the range 9503, 9506 to 9509. Phil Harbord 19 JULY 93 ### FUNCTIONAL DESCRIPTION OF THE 9000 ANALOGUE PCB U101 is the main voltage reference for all AC and DC voltage and current functions. R103 attenuates the nominal 6.95V reference down to 6.5536. R103 also provides a 2.5V tapping for the ADC reference. U102 provides a buffer from the relatively high impedance of R104 to generate the positive reference. It also in conjunction with R105 provides the precision inverter to generate the negative reference of the same magnitude. U108 switches between the different polarities of reference and is driven by DAC\_REF\_NEG\_L. U113 selects whether a DC reference of the appropriate polarity or the DDS O/P is driven into the I/P of the composite DAC. U113 also selects source of reference for the DDS system. The two options are either the nominal reference, of the appropriate polarity, or the output of the composite DAC. This feature is incorporated so that when in high voltage DC functions the reference to the DDS system and hence the O/P is altered by the composite DAC. For all AC voltage and current functions the DDS is always driven from a static reference and the composite DAC is used to scale the AC voltage. The line used to determine whether an AC or DC reference is applied to the composite DAC is DAC\_DDS\_H\_REF\_L. This line is taken low when in DC functions and high when in all AC functions. DAC\_DDS\_DC\_HV\_H is used to select the reference for the DDS system. In all functions other than the 300 and 1000V DC ranges, this line is held low. The appropriate AC or DC reference coming from pins 15 and 2 of U113, then enters U115. This dual four way multiplexer is used to select the source of input and output for the composite DAC. This feature is provided so that not only can the composite DAC provide a precision linear AC or DC voltage source, but it can also be used as a precision divider for any voltage fed into it. This latter characteristic is used in the impedance functions. In all voltage functions DAC\_F0\_H and DAC\_F1\_H are held low to select the zero channel of the multiplexer. This causes the reference to be fed into U103. This amplifier is configured as a follower with a small transistor buffer on the output and is used to drive both U107, the trim DAC, U106, the main DAC, and also to provide a reference for the pulse circuitry. The composite DAC deserves a more detailed explanation. The requirements of the composite DAC are to give 16 or 17 bit linearity which is approximately 10 ppm, a stability of 20 ppm/year, and a T/C of less than 5 ppm/degrees centigrade. This seems like a relatively simple requirement that could be fulfilled by an off the shelf 16 bit DAC. Unfortunately, very few 16 or even 18 bit DACs have true 16 bit linearity. Hence the solution, in fine Datron tradition, is to use relatively low accuracy, but high stability parts, and to measure the errors and take them out in a software characterisation. The DAC used here has one LSB non-linearity guaranteed. This is approximately 250 ppm which is obviously wildly out from what we require. The way in which we achieve the superior linearity performance is to step U106 through each of its 4096 codes and to measure it via U405 and R413 and into the self test set at a gain of 0.5. We used the ADC U408 to measure this. This is a sigma delta converter and has extremely good linearity performance, guaranteed to no worse than 7 ppm. Once the linearity errors of U106 have been measured they can then be compensated with an appropriate adjustment from U107, usually referred to as the trim DAC. R120 and R121 form a resistive summer with the trim DAC contributing only a 274th of that which the main DAC contributes. This allows the trim DAC to make an equivalent 15 bits of correction to the main DAC if required. There is no need to characterize U107 because its contribution is divided by 274, this means that its 1 LSB of non-linearity would cause only 1 ppm non-linearity in the final composite DAC output. This is insignificant. It can also be observed that U108 pin 15 connects into the summing point of the composite DAC output. This is so that a very small offset voltage can be injected through R143. The reason for this is that in DC functions a unipolar DAC that went only from zero to plus full scale would not allow zero offsets in the following gain stages to be calibrated out. This offset is only injected in DCV and DCI. Phil Harbord 19 JULY 93 When in ACV or impedance functions the line RL\_RGC\_H\_EXP\_L is driven high. This switches the output of the offset DAC via R149 onto the input of U103. The purpose of this is to trim out the offset of U103 because this would be unacceptable in impedance functions. If further information is required on the operation and concepts behind the composite DAC, then the document "20 Bit Composite DAC for DAD65" should be referred to, as this contains an extensive explanation of the ideas and implementation of this technique. The output of the composite DAC is switched through U115. For everything other than impedance functions this goes into U103. To drive the line DAC\_OUT\_1 which is fed to the power board for the 30V and 100V ranges and also to the low voltage amplifier for the 300mV and 3V ranges. U105 usually referred to as the offset DAC is used primarily in self test to generate tickle currents to stimulate the impedance function during selftest. The only other function of it as previously mentioned is to provide an offset trim for U103. ### THE DDS SUB-SYSTEM Direct digital synthesis is a means of generating sine waves of varying frequency whilst maintaining the same clock frequency and hence making the filtering far easier. The idea behind this technique is that a sine wave is loaded in to a look-up table, in this case consisting of U202 and U203. These are a pair of static RAMs which are 8 bits wide and 8K in length. They are always used in parallel, this allows 16 bits of data for the 8,192 locations of storage. U207 and U208 are bi-directional buffers through which the data is loaded into the RAMs and also can be read back from them. U204 and U205 are fast 8 bit latches which means that the relatively slow undefined edges which come out of the RAMs can be re-sync'd and clocked cleanly into the DDS DAC. U201 is the chip that controls all of this and is a 48 bit phase accumulator. The DDS data is clocked out of the rams via U204 and U205 at 1.25MHz. This data then enters U114, the DDS DAC. As with the other DACs, this is a current output device and therefore has an inverting buffer directly on the output of it. U116 is an AD843. This is a fast bipolar device. U117 is a 200MHz current buffer. This device is in place so that when the sampling gate U119 switches and applies a new voltage onto C115, the sampling cap, the substantial transient currents can be handled relatively well. U119 is a very fast DMOS switch. DDS\_SMPL\_L, is the sample line which drives U119. This is a 1.25MHz waveform which goes active low and enables the gate for only 50 nS. The sampler is in place because U114, the DDS DAC is in fact a relatively slow device and when the output of it is looked at substantial gliches, lasting 500 nS or 600 nS appear on the output of it. By using U119 to sample this output 750 nS after the DAC is updated a relatively accurate level can be achieved and the gliches can be avoided. R130 and C136 provide a high frequency filter to remove the worst of the sharp high frequency edges which would severely upset the following op-amps if they were left. U120 and its surrounding components form a salen-key filter which provides a 2 pole role off at 350KHz. This filter also gives a gain of 1.38. The output of this filter is still unipolar at this point, but by summing this signal with the reference on pin 2 of U118, the DC offset can be removed to provide an AC signal on pin 6 of U118 with no more than 60mV of DC offset. R124, L102 and C125 form the second half of the filtering giving another 2 pole role off at 350KHz. U121 provides a buffer so that this relatively sensitive node does not have to run all over the board and be susceptible to pick-up and loading due to stray capacitance. Phil Harbord 19 JULY 93 ### THE SELF TEST CIRCUITRY This instrument has an extensive self-test capability with multiplexers allowing nodes throughout the circuit to be selected and driven into U407. U406 allows a gain of x2, x1, x0.5 or x0.2 to be selected, and this voltage is then driven into U408, the ADC. ### FREQUENCY & PULSE All pulse wave forms of varying marked space are generated by U701, the Actel chip, the actel chip which has a dual counter for this purpose. These counters are clocked from Y701, a 20MHz crystal with an absolute uncertainty of 25ppm. When in pulse functions the Actel chip drives the output circuitry via FREQ\_PULSE\_H. This line drives directly into U509 which is another fast DMOS switch. This switch selects either the high pulse level or the low pulse level of TP503 and TP504 respectively and then drives the output via a 51ohm resister. The high and low levels for pulse are derived by using the composite DAC in a rather different way. The main DAC is used to control the high level of the pulse and the trim DAC is used to control the low level of the pulse. These 2 DACs enter the pulse circuitry via VH\_SET and VL\_SET. The two parts of U507 are used to make the previously unipolar DAC outputs into bipolar signals. U505 and 506 are used to buffer the output of this IC. These levels are then fed directly onto the switching inputs of U509. Because U509 can only stand 21 volts maximum between it's power supplies, D513, D514 and the associated transistor buffers are used to provide the reduced power supplies of +12V, -7V. ### SELF TEST SUMMARY ### Test A01\_001 This test measures the main reference on TT101. The self test circuitry causes a approximate - 1% loading of the nominal 6.5536V. This does not show up in the internally measured value because any loading of the main reference will cause an equal ratio loading of the ADC reference. The components tested by this measurement are U101 and R104. The ADC gain is -0.2. ### Test A01\_002 This test measures the positive buffered reference via TT102. The components tested here are U102 and the switching of U108. The ADC gain is -0.2. ### Test A01\_003 This test measures the negative buffered reference via TT102. The components tested are U102 and the switching of U108. The ADC gain is -0.2. ### Test A01\_004 This measures the positive reference on DAC\_REF\_V. This is the point where the main AC or DC reference enters the composite DAC. The components tested are U113, U115, U103 and Q101, Q102. The ADC gain is -0.2. ### Test A01\_005 This measures the negative reference on DAC\_REF\_V. The components tested are as A01\_004. The ADC gain is -0.2. ### Test A01 006 This test measures the main DAC zero on VH\_SET. The components tested are U106, U110 and U111. The limits on this test are dominated by the self test input offset. In practice if it is measured with an external volt meter the offset on this point should be less than 30uV (see maths test A01.M01). The ADC gain is -2. ### Test A01 007 This test measures the positive full scale via VH\_SET. The components tested are U106, U110 and U111. The ADC gain is -0.2. ### Test A01 008 This test measures the negative full scale via VH\_SET. The components tested are U106, U110 and U111. The ADC gain is -0.2. Tests A01\_009 to Test A01\_020 This group of 12 tests measures the linearity of the main DAC, U106. Each bit is measured individually starting with the MSB and ending with the LSB. The ADC gain is -0.5. ### Test A01\_021 This test measures the trim DAC zero via VL\_SET. The components tested are U107 and U112. The ADC gain is -2. ### Test A01 022 This test measures the positive full scale via VL\_SET. The components tested are U107 and U112. The ADC gain is -0.2. ### Test A01 023 This test measures negative full scale via VL\_SET. The components tested are U107 and U112. The ADC gain is -0.2. ### Tests A01 024 to A01\_035 This group of tests measures the linearity of the trim DAC, starting with the MSB, ending with the LSB. The new componants tested are U107. The ADC gain is -0.5. ### Test A01 036 This test measures positive full scale of the composite DAC via DAC\_OUT\_1. The components tested are U115 and U103. The ADC gain is -0.2. ### Test A01 037 This test measures negative full scale via DAC\_OUT\_1. The components tested are U115 and U103. The ADC gain is -0.2. ### Test A01\_038 This test measures positive full range via DAC\_OUT\_1. This test measures no previously untested circuitry and is included purely to give a reference for later comparative mathematical tests. The ADC gain is -0.2. ### Test A01\_039 This test measures negative full range via DAC\_OUT\_1. As with the previous test, this measures no new circuitry and is included purely to give a reference for future comparative mathematical tests. The ADC gain is -0.2. ### Test A01 040 This test measures the zero offset of the composite DAC. This tests the zero offset of U103. The ADC gain is -2. ### Test A01\_041 This test measures the contribution of the trim DAC to the composite DAC output via DAC\_OUT\_1. The componants tested are the ratio of R120 to R121. ### Test A01 042 This test measures the gain of the x 0.75 self test buffer. The componants tested comprises R413 and U405. The ADC gain is -0.5. ### Test A01\_043 This test checks the zero offset of the offset DAC via TT103. The componants tested are U105 and U109. The ADC gain is -2. ### Test A01\_044 This test measures positive full scale of the offset DAC via TT103. The componants tested are U105 and U109. The ADC gain is -0.2. ### Tests A01\_045 to A01\_056 This group of tests measures the linearity of the offset DAC, starting with the MSB, ending with the LSB. The componants tested are U105 and U109. The ADC gain is -0.5. ### Test A01\_057 This test measures the offset zero of the DDS DAC via TT107. The new circuitry tested is U113, U112, U114, U116 and U117. For this test DAC\_DDS\_DC\_HV\_H is taken low to select the main reference into U112. The ADC gain is -2. ### Test A01\_058 This test measures positive full scale out of the DDS DAC via TT107. The componants tested are U113, U112, U114, U116 and U117. The ADC gain is -0.2. ### Test A01\_059 This test measures negative full scale out of the DDS DAC via TT107. The components tested are U113, U112, U114, U116 and U117. The ADC gain is -0.2. ### Tests A01 060 to A01\_071 This group of tests measures the linearity of the DDS DAC via TT107, starting with the MSB, ending with the LSB. The componants tested are U114 and U116. The ADC gain is -0.5. ### Test A01\_072 This test measures zero coming out of the sample and hold and salen key filter of the DDS sub- system via TT108. The new circuitry tested is U119, U120, D103, D104. The ADC gain is -2. ### Test A01\_073 This test measures positive full scale via TT108. Because of the gain of 1.38 in the salen key filter the nominal output voltage will be 6.5536V x 1.38. The componants tested are U119, U120, D103, D104. The ADC gain is -0.2. ### Test A01 074 This measures negative full scale out of the salen key filter on TT108. As with the previous test, because of the gain of 1.38, the nominal output voltage will be 6.5536V x 1.38. If any problems are encountered with test A01\_073 and test A01\_074, this may well be due to an anomaly in the power supplies derived from D103 and D104. The componants tested are U119, U120, D103, D104. The ADC gain is -0.2. ### Test A01\_075 This measures the routing of the composite DAC O/P into the DDS DAC via U113 pins 6 and 7. The componants tested are U113. The ADC gain is -0.2. ### Test A01\_076 This measures the routing of the DDS DAC O/P through U113 pins 2 and 3 and U115 pins 4 and 8 into the composite DAC I/P via DAC\_REF\_V. The components tested are U113, U118, D121, R125. The ADC gain is -0.2. ### Test A01\_077 This measures the DC offset of the DDS sub-system with 0x800 jammed on the O/P of the DDS DAC through the composite DAC via DAC\_REF\_V. The componants tested are U119. The ADC gain is -2. ### Test A01\_078 This measures the DC offset of the DDS sub-system with a 50Hz sine wave on the O/P of the DDS DAC via the composite DAC on DAC\_REF\_V. The ADC incorperates a digital comb filter at 50Hz and 60Hz so it completely rejects the AC componant of the waveform and just measures the DC offset. The componants tested are U119. The ADC gain is -0.2. ### Test A04\_001 This measures the DC offset of the self test circuitry when in \*-2 gain by selecting the reference zero from the power PCB, ( U406 pin 9 on the power board ). The componants tested are U406, U407. The ADC gain is obviously -2. ### Test A04 002 This measures the DC offset of the self test circuitry when in \*-2 gain by selecting the reference zero from the power PCB, (U406 pin 9 on the power board). This test equates directly to Z1 in the polarity characterization. The ADC gain is obviously -2. ### Test A04\_003 This measures the DC offset of the self test circuitry when in \*-0.5 gain by selecting the reference zero from the power PCB, ( U406 pin 9 on the power board ). This test equates directly to Z2 in the polarity characterization. The componants tested are U406. The ADC gain is obviously -0.5. ### Test A04\_004 This measures the DC offset of the self test circuitry when in \*-0.5 gain including the \*0.75 buffer by selecting the O/P of the main and trim DACs to 0x001, this 1bit is just the right amount to cancel the offset injected by R143. The componants tested are U405, U504. This test equates directly to Z3 in the polarity characterization. The ADC gain is -0.5. ### Test A04\_005 This measures the DC offset of the \*-0.75 buffer, by selecting \*-0.5 gain including the \*0.75 buffer and driving the main and trim DACs to 0x001, this is the same DAC setting as test A04\_005. This test equates directly to Z4 in the polarity characterization. The componants tested are U405, U504. The ADC gain is -0.5. ### Test A04 006 This measures the mean level of the 150Hz DDS O/P by selecting the \*0.75 buffer and driving a 12V pk-pk sine wave into it. The \*0.75 buffer is configured as a half wave rectifier. This test equates directly to the 150Hz point in the ACLF flatness characterization. The ADC gain is -0.5. ### Test A04\_007 This measures the mean level of the 50Hz DDS O/P by selecting the \*0.75 buffer and driving a 12V pk-pk sine wave into it. The \*0.75 buffer is configured as a half wave rectifier. This test equates directly to the 50Hz point in the ACLF flatness characterization. The ADC gain is -0.5. ### Test A05\_001 This measures the control voltage of U502 on TT501 when running the Phase Locked Loop on the 200KHz - 800KHz range at 200KHz. The componants tested are U501, U502, U503, U504. The ADC gain is -0.2. ### Test A05\_002 This measures the control voltage of U502 on TT501 when running the Phase Locked Loop on the 200KHz - 800KHz range at 800KHz. The ADC gain is -0.2. ### Test A05 003 This measures the control voltage of U502 on TT501 when running the Phase Locked Loop on the 800KHz - 3.2MHz range at 800KHz. The componants tested are U501, U502, U503, U504. The ADC gain is -0.2. ### Test A05\_004 This measures the control voltage of U502 on TT501 when running the Phase Locked Loop on the 800KHz - 3.2MHz range at 3.2MHz. The componants tested are U501, U502, U503, U504. The ADC gain is -0.2. ### Test A05\_005 This measures the control voltage of U502 on TT501 when running the Phase Locked Loop on the 3.2MHz - 10MHz range at 3.2MHz. The componants tested are U501, U502, U503, U504. The ADC gain is -0.2. ### Test A05\_006 This measures the control voltage of U502 on TT501 when running the Phase Locked Loop on the 3.2MHz - 10MHz range at 10MHz. The ADC gain is -0.2. ### Test A05\_007 This measures the pulse Hi Limit on TT502 at +6V. The components tested are U507, U508, Q505. The ADC gain is -0.2. ### Test A05 008 This measures the pulse Hi Limit on TT502 at -6V. The componants tested are U507, U508, Q505. The ADC gain is -0.2. ### Test A05\_009 This measures the pulse Lo Limit on TT502 at +6V. The componants tested are U507, U508, Q506. The ADC gain is -0.2. ### Test A05\_010 This measures the pulse Lo Limit on TT502 at +6V. The componants tested are U507, U508, Q506. The ADC gain is -0.2. ### Test A05 011 This measures the pulse Hi Limit on FREQ\_PULSE at +6V with the circuitry running at 50Hz with a 66666:1 mark space ratio. The componants tested are U509. The ADC gain is -0.2. ### Test A05\_012 This measures the pulse Lo Limit on FREQ\_PULSE at -6V with the circuitry running at 50Hz with a 1:66666 mark space ratio. The componants tested are U509. The ADC gain is -0.2. ### Test A05\_013 This measures the average of the pulse waveform on FREQ\_PULSE while running a 50Hz square wave. The componants tested are U509. The ADC gain is -0.2. ### Test A09\_001 This measures the 300mV range zero at V\_I\_DRV. The componants tested are U901, U902, U904, U905. The ADC gain is -2. ### Test A09\_002 This measures the +300mV full range at V\_I\_DRV. The componants tested are U901, U902, U904, U905. The ADC gain is -2. ### Test A09\_003 This measures the -300mV full range at V\_I\_DRV. The componants tested are U901, U902, U904, U905. The ADC gain is -2. ### Test A09\_004 This measures the 3V range zero at V\_I\_DRV. The componants tested are U901, U902, U904, U905. The ADC gain is -2. ### Test A09\_005 This measures the +3V full range at V\_I\_DRV. The componants tested are U901, U902, U904, U905. The ADC gain is -0.5. ### Test A09\_006 This measures the -3V full range at V\_I\_DRV. The componants tested are U901, U902, U904, U905. The ADC gain is -0.5. ### SOURCE SWITCHING ### DAC\_OUT\_1 DAC\_DDS\_H\_REF\_L SUB-SYSTEM DAC\_DDS\_DC\_HV\_H DDS\_OUT FOR ACI 300uA -> 20A AND ACV 300mV -> 1KV 00 0113 SOURCE SWITCHING U113 DAC\_F0\_H DAC\_F1\_H COMPOSITE 0108 DAC\_REF\_NEG\_L +REF R105 **★** 0 00 U102 R105 - ADC REF U102 \$R104 R104 R104 YIII LIGIOOLU ### Characterization and Usage of 20bit DAC For DAD65 ### Explanation of the 20bit DAC All values are requested as a gain ratio (floating point between 0.0 and 1.0) with all range gain corrections (including frequency) and zero corrections already applied. The level of calculation required for a given change in output is not excessive (5 floating point calculations) and should take no more than 1mS. The characterization measures the Gain errors of the Main and Trim DACs and the Zero of the composite DAC, and then measures and stores the output value of the Main DAC at 4096 points. These values are converted to volts by a standard algorithm that is used on all A-D conversions (assume ADC 0x00000 = -2.5V ADC 0xFFFFF = +2.5V) and stored in floating point format. The values in the Lookup table at position 0x000 and 0xFFF are of particular significance and are given the identifiers Vmin and Vmax respectively, to clarify the examples below. After the linearity characterization the ADC is recalibrated internaly for maximum accuracy and a series of zero measurements taken on various pathways and gain settings. From these measurements the offset errors of the selftest circuitry can be calculated. The final stage is, using the previous errors, to measure and derive cal. corrections for the absolute zero offset and relative gain difference due to flipping the DAC Reference polarity. On request of a gain (GainRequest) the first step is to apply the polarity dependant offset and gain corrections and then to scale this value relative to Vmin and Vmax (the output extremes of the DAC). Then the previously measured MainGain and MainZero corrections are applied to this to convert it to an integer value (Main) between 0x000 and 0xFFF, this corresponds to the DAC output nearest to the requested value. This value is then adjusted slightly depending on the DAC setting (e.g.:- at an output of more than 0xEF4 2bits are added, at less than 0x10C 2bits are subtracted, there are 3 other evenly spaced correction levels in between e.g.:- +1, 0, -1) this correction is applied because the Trim DAC can only correct the output of the Main DAC by decreasing the voltage at full scale and can only correct by increasing the voltage at Zero. This tweaked version of Main is then used to acquire the nearest output value from the Lookup table. The value returned from the Lookup table is subtracted from the Vrequest hence giving the difference that the Trim DAC has to correct for. This figure then has the TrimGain factor applied to it. This floating point value is then converted to a 12bit integer and has the nominal Trim offset applied to it (the nominal Trim offset is the same value that is sent to the Main DAC) before sending the Trim value to the Trim DAC and the previously calculated value of Main to the Main DAC. NomFR = +2.5V, ADCnomFS = +5V, ADCbias = -2.5V, NomOffset = 0.00753V. Note: Unless otherwise stated the pathway for the DAC Characterization is Chrt. Conversion of ADC readings to Volts. ADCbitsize = ADCnomFS / 1048576 (1048576 is 2 to the power of 20) V = ADCreturn \* ADCbitsize + ADCbias ### Linearity Characterization of the DAC The DAC now has overall 20 Bit resolution, this is achieved by only having 4 bits overlap between the two DACs. There are various measurements to be taken on initial characterization of the DAC to give Gain and Zero figures for both Main and Trim DACs and also the Linearisation Lookup table for the Main DAC. These constants are derived by the following steps. All the derived constants of the DAC characterization are in floating point format. All readings taken should be an average of 4 and converted to volts as above. If not specified the Trim DAC is always set to the same value as the Main DAC. - 1. Trigger ADC internal gain cal. against it's own Ref. - 2. Find Gain of Main DAC. ``` MainGain = NomFR/( Reading(Main=0xFFF) - Reading( Main=0x000)) If ( MainGain < 1.007 OR MainGain > 1.027) Error 4501, "Limits: main DAC gain" ``` 3. Find Zero offset of the composite Main and Trim DACs. ``` MainZero = Reading(Main=0x000) * MainGain If (MainZero > 0.0004 OR MainZero < -0.0016) Error 4502, "Limits: composite DAC zero" ``` 4. Find Gain of Trim DAC. ``` Main = 0x800. TrimGain = NomFR/( Reading( Trim=0xFFF ) - Reading( Trim=0x000 ) ) If ( TrimGain > 307 OR TrimGain < 205 ) Error 4503, "Limits: trim DAC gain" ``` 6. Fill Lookup table. 7. On Linearity Error fill the Lookup table with Default values. ``` defaultval = -0.0006 defaultstep = NomFR / 4095 For ( n=0; n<4096; n++ ) { Lookup[n] = defaultval; defaultval += defaultstep; }</pre> ``` Phil Harbord 13 MAY 93 ### Polarity Characterization of the DAC - 1. Trigger ADC internal gain cal. against it's own Ref. - 2. Measure Zeros For Polarity Characterization. $$Z4 = Reading(Chit_Fos, Main = 0x001, Thin = 0x001) - Z2$$ (A04.003) If ( $Z4 > 1.5e-3$ OR $Z4 < -1.5e-3$ ) Error 4510, "Limits: 0.75 buffer zero" $$Z5 = (Z4 - (Z3 * -0.75) + Z2)$$ scale = -5.333333333 3. Measure DAC Zeros and Full Ranges to Derive Corrections. ``` PosZero = (Reading(Chrt_ppg2, Main = 0x000, Trim = 0x000) - Z1) / scale If (PosZero > 1e-3 OR PosZero < 200e-6) Error 4511, "Limits: DAC posative zero" NegZero = (Reading(Chrt_npg2, Main = 0x000, Trim = 0x000) - Z1) / scale If (NegZero > -200e-6 OR NegZero < -1e-3) Error 4512, "Limits: DAC negative zero" PosFR = Reading(Chrt_Pos, Main = 0xFFF, Trim = 0xFFF) - Z5 If (PosFR > -2.443969 OR PosFR < -2.46853) Error 4513, "Limits: DAC posative FR" ``` NegFR = Reading( Chrt, Main = 0xFFF, Trim = 0xFFF) - Z5 If ( NegFR > 2.46853 OR NegFR < 2.443969 ) Error 4514, "Limits: DAC negative FR" GainFactor = ( ( PosFR - PosZero ) / ( NegFR - NegZero ) ) \* -1 If ( GainFactor > 1.005 OR GainFactor < 0.995 ) Error 4515, "DAC ±FR Ratio Failure" PosZero = PosZero / (Vmax - Vmin) NegZero = ( NegZero / ( Vmax - Vmin ) ) / -GainFactor ### Conversion of GainRequest to Main and Trim DAC Outputs. The following steps are required to convert an absolute ratio request (0 to 1.0) to two 12bit integers for the DACs. Any Gain, Flatness, Offset constants for a given range are assumed to be applied to GainRequest prior to calling this routine. ``` Bit = NomFR / 4095 ``` The constant Bit is the voltage value of one bit on either DAC if scaled to full range. ``` Vmax = Lookup[0xFFF] Vmin = Lookup[0x000] ``` GainRequest = 0.0 to 1.0 - 1. If (Polarity = Pos) GainRequest = GainRequest PosZero - 2. If (Polarity = Neg) GainRequest = (GainRequest NegZero) \* GainFactor - 3. Vrequest = ( GainRequest \* ( Vmax Vmin ) ) + Vmin - 4. Calculate the Bit code for the Main DAC, also the Lookup table code. ``` Main = ( Vrequest * MainGain - MainZero ) / Bit ``` 5. Apply Scale dependant Adjustment to Main. ``` Main = Main + ( (Main - 2048) / 890 ) Integer division. If Main exceeds the bounds 0 to 4095 then correct it to the nearest boundary (eg: -2 becomes 0) ``` 6. Extract the DAC output voltage from the Lookup table. ``` Output = Lookup[Main] ``` 7. Calculate the error correction required from the Trim DAC to bring the output to the requested value. ``` Vtrim = ( Vrequest - Output ) * TrimGain ``` 8. Calculate the Bit code required for the Trim DAC. ``` Trim = (Vtrim / Bit) + Main ``` ### 9. Output calculated values to the DACs Send Main to the Main DAC. Send Trim to the Trim DAC. The variables used are of the type specified below. static float PosZero, NegZero, GainFactor, MainGain, MainZero, TrimZero; signed int Main, Trim, Offset; float Bit, Output, Vtrim, Vrequest, OffsetBitVal, Z1, Z2, Z3, Z4, Z5, PosFR, NegFR, Scale; # DAC SENSITIVITY TO AMPLIFIER OFFSET VOLTAGE THEN Vout = Vos\*2THEN Vout = Vos 8 <u>~</u> 11 IF Vref = 0 AND Rin IF Vref = 0 AND Rin ## Control of the Main DAC for Pulse and Frequency ## Conversion of VLHigh and VLLow to DAC Codes for Pulse and Freq Functions. The conversion of the high and low voltage request levels to two 12bit binary codes is very straight forward as both levels use the same conversion algorithm, this is achieved as follows. BitsPerVolt = $$4095 / -13.1072$$ (eg: $(2^12) / (2 * 6.5536)$ ) 1. Convert VLHigh to Main. 2. Convert VLLow to Trim. 3. Send Values to DACs. Send Main to Main DAC. Send Trim to Trim DAC. ## FREQUENCY PHASE LOCKED LOOP | | 0.5Hz→200KHz | 0.5Hz→200KHz 200KHz→800KHz 800KHz→3.2MHz | 800KHz→3.2MHz | 3.2MHz→10MHz | |----------|---------------------------|------------------------------------------|---------------|-----------------| | PLL_RO_H | × | - | - | 1 | | PLL_R1_H | × | 0 | | - | | PLL_R2_H | × | 0 | 0 | - | | DDS FREQ | 0.5Hz→200KHz 50KHz→200KHz | 50KHz→200KHz | 50KHz→200KHz | 50KHz→156.25KHz | | CAP | | Ca+Cb+Cc | Ca+Cb | Ca | ## LF AC Characterization This characterization is intended to remove a systematic error in the DDS sub-system. The idea is to drive the \*0.75 selftest buffer with the DDS output via the composite DAC at 50Hz and 150Hz and measure the DC offset in both cases. Then the \*0.75 selftest buffer is switched into a precision half wave rectifier using TST\_ACV\_L and used to measure the same frequencies. This effectively measures the flatness error between the above 2 frequencies and also removes DC offsets which may vary slightly with frequency. Now an error term Max\_Error can be derived which is the maximum error that this particular effect can cause, how ever low the output frequency. The correction is applied to both ACV and ACI functions if the requested frequency is below 152.6Hz ( 1.25MHz / 8192 ). ``` OffsetDAC = 0x800 All measurements are an average of 32 readings. ``` ## Measurement of LF AC Flatness ``` 1. Load DDS look up table with a sine wave. 2. Set Char ac pathway. 3. OffsetA = (MainDAC = 0xA5B, TrimDAC = 0xA5B, DDS_Freq = 150Hz) 4. OffsetB = (MainDAC = 0xA5B, TrimDAC = 0xA5B, DDS_Freq = 50Hz) Set Char_Ifac pathway. 6. ReadingA = (MainDAC = 0xA5B, TrimDAC = 0xA5B, DDS_Freq = 150Hz) 7. ReadingB = (MainDAC = 0xA5B, TrimDAC = 0xA5B, DDS_Freq = 50Hz) 8. If (Reading A > -0.5 OR Reading B > -0.5) Max Error = 0 Errror 4521, "LF AC Chrctn impossable: default set" Do not abort the characterization this is an acceptable result 9. Max Error = ( ( (ReadingB - (OffsetB * 0.5) ) / (ReadingA - (OffsetA * 0.5) ) ) -1 ) * 1.52513 10. If (Max Error > 0.001 OR Max Error < -0.001) Max Error = 0 Errror 4522, "Excess LF AC flatness" Abort ``` ## Application of LF AC Correction. ``` 1. if ( Frequest < 152.6 ) { LF_Correction = 1 + ((1 - ( Frequest / 152.6 )) * Max_Error ) GainRequest = GainRequest * LF_Correction }</pre> ``` The above correction should be applied to the GainRequest after all cal. corrections have been done. It is important that the correction is applied after the point were GainRequest is read back for calibration purposes ( the Actual value of the cal pair ). ACTIVE Z (RES. F'N) CAP FUNCTION SELF CAL SELF TEST FAULT FINDING THIS MORNING'S AGENDA RES3 CURRENT --> VOLTS CONVERTER VOLTS CONVERTER RES 4 LOW CURRENT INVERTING CHOPPER STABILISATION RESS FOLLOWING CHOPPER STABILISATION PRINCIPLE OF I = \( \sqrt{0} \) PRACTICAL FOLLOWER + CHOPPER STABILISATION RES 7 ALTERNATIVE APPROACH TO FOLLOWER RES 8 SWITCH PROBLEMS RES 9 NO SWITCH PROBLEM RES 10 SWITCH IN FEEDBACK RES 11 RES13 FET SWITCHING OPERATION OF VOLTAGE LIMIT OFFSET REMOVAL OF U613 PROBLEM :- DVM MEASURES TOO MANY OHMS! RES 17 CONCEPT OF LEAD IMPEDANCE COMPENSATION RES 18 DIFFERENTIAL AMPLIFIER RES 19 HOWLAND CURRENT PUMP RES 20 HOWLAND CURRENT PUMP RES 22 THE FIX: A 4WIRE SENSE RES 23 THE LEAD PROBLEM So $$V_1 + V_4 = V_2 + V_3$$ TP303 - TP301 So $V_1 - V_2 = V_3 - V_4$ = TP304 - TP305 > 7 > $$V_1 - V_2 = V_3 - V_4$$ $1v - V_2 = 0 - -2v$ $1v - 2v = V_2 = -1v$ $SO V_1 - V_2 = 2v$ -1v 1R $$V_1 = RGC_S_POS$$ $$= TP303$$ $$V_2 = RGC_S_NEG$$ $$= TP301$$ $$V_3 = 0V (VIRTUAL EARTH)$$ $$= TP304$$ $$V_4 = HI IMP_OUT$$ $$= TP305$$ SIMPLIFIED BUFFER DIFF AMP FILTERING VIA U902 SIMPLIFIED CLAMP SENSOR PROTECTION ## ! EQUATIONS ! IMPEDANCE $$\infty \frac{1}{c}$$ If $= Q = CV$ IF C GETS BIGGER IMPEDANCE REDUCES