Our 74LV1Txxx family provides single-supply translation using overvoltage-tolerant, low-threshold inputs. The output level is always referenced to $V_{cc}$ which can range from 1.6 V to 5.5 V. For $V_{cc} = 3.3$ V, input logic signals from systems at 1.8 V to 5.5 V are valid. This wide $V_{cc}$ range allows interconnection between systems at most of the different logic signal levels. 74LV1Txxx has a low-noise balanced output drive capability of 8 mA reducing line reflections, overshoot and undershoot. translating devices. Our 74LV1Txxx family is currently composed of ten logic functions including buffers, inverters and gates (AND, OR, NAND, NOR, EXCLUSIVE-OR, EXCLUSIVE-NOR). #### **Key Features** - > Wide supply voltage range 1.6 V to 5.5 V - > Up and down translation possible - Overvoltage tolerant inputs - > Up to 50 MHz operation at 3.3 V ## **Applications** - > Portable devices - Industrial controllers - > Servers, PC & Notebooks - Automotive ## Benefits - > No external pull-up or pull down resistors required - Integration of logic function with translation saves device count and PCB space - > Footprint-compatible with existing non-translating devices - > Low dynamic power consumption increasing battery longevity - Available in smallest package for use without step-down mask (X2SON5) # Translation properties | Translation | V <sub>cc</sub> (V) | Input system supply (V) | Output system supply (V) | | |-------------|---------------------|-------------------------|--------------------------|--| | Up | 1.8 | 1.2 | 1.8 | | | | 2.5 | 1.5 | 2.5 | | | | 3.3 | 1.8 | 3.3 | | | | 5.0 | 3.3 | 5.0 | | | Down | 1.8 | 3.3 | 1.8 | | | | 2.5 | 3.3 | 2.5 | | | | 3.3 | 5.0 | 3.3 | | # Available types | Туре | | | | |-----------|-------------------------------|--|--| | 74LV1T00 | 2-input NAND gate | | | | 74LV1T02 | 2-input NOR gate | | | | 74LV1T04 | Inverter | | | | 74LV1T08 | 2-input AND gate | | | | 74LV1T32 | 2-input OR gate | | | | 74LV1T34 | Buffer | | | | 74LV1T86 | 2-input XOR gate | | | | 74LV1T87 | 2-input XNOR gate | | | | 74LV1T125 | Buffer / line driver; 3-state | | | | 74LV1T126 | Buffer / line driver; 3-state | | | ## **Parametrics** | Туре | V <sub>cc</sub> Range | Output Drive | Prop Delay (t <sub>PD</sub> ) | Temperature Range | Static Current (I <sub>cc</sub> ) | |---------|-----------------------|--------------|-------------------------------|-------------------|-----------------------------------| | LV1Txxx | 1.6 – 5.5 V | +/- 8 mA | < 5.0 ns | −40 ~125 °C | < 0.1 µA (typ.) | # Packages | Suffix | Package version | Package name | Dimensions<br>(L x W x H, pitch - in mm) | | |--------|-----------------|--------------|------------------------------------------|-----| | GW | SOT353-1 | TSSOP5 | 2.0 x 2.1 x 1.0, 0.65 | TK. | | GX | SOT1226 | X2SON5 | 0.8 × 0.8 × 0.35, 0.48 | X | ## Functional diagrams ### Overvoltage tolerant inputs 74LV1Txxx series has overvoltage tolerant inputs, which do not have input clamp diodes to $V_{cc}$ and can be used to interface to higher-voltage systems without using external current-limiting resistors, effectively reducing BOM and cost. ### Input characteristics These devices have input-switching thresholds lower than the typical $V_{cc}/2$ value of CMOS and can be used for low-to-high voltage level translation. Schmitt action is included to provide hysteresis, preventing false switching and ensuring well-defined outputs when driven by slowly transitioning signals. $$V_{cc} = 1.8 \text{ V}$$ $V_{cc} = 3.3 \text{ V}$ $$V_{cc} = 5 V$$ ## Output characteristics $V_{CC} = 1.8 \text{ V}$ , output driving LOW $V_{CC}$ = 2.5 V, output driving LOW $V_{cc}$ = 1.8 V, output driving HIGH $V_{cc}$ = 2.5 V, output driving HIGH ## **Output characteristics** $V_{cc} = 3.3 \text{ V, output driving LOW}$ $V_{CC} = 5 \text{ V, output driving LOW}$ $V_{cc} = 3.3 \text{ V, output driving HIGH}$ $V_{cc} = 5 V$ , output driving HIGH #### © 2018 Nexperia B.V. All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. ### Date of release: January 2018 #### Printed: In the Netherlands