**MC68HC05J1** TECHNICAL DATA # MC68HC05J1 HCMOS MICROCONTROLLER UNIT Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and A are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Employment Opportunity/Affirmative Action Employer. © MOTOROLA INC., 1991 # **TABLE OF CONTENTS** | Paragrap<br>Number | | Page<br>Number | |--------------------|-------------------------------------------------------------------------|----------------| | | Section 1 Introduction | | | | Section 2 | | | | Signal Description, Input/Output Programming, Memory, and CPU Registers | | | _ 2.1 | Signal Description | 2-1 | | 2.1.1 | V <sub>DD</sub> and V <sub>SS</sub> | 2-1 | | 2.1.2 | ĪRQ | | | 2.1.3 | OSC1, OSC2 | | | 2.1.3.1 | Crystal | 2-2 | | 2.1.3.2 | Ceramic Resonator | 2-2 | | 2.1.3.3 | External Clock | 2-3 | | 2.1.3.4 | RC Oscillator | 2-3 | | 2.1.4 | RESET | | | 2.1.5 | Input/Output Ports (PA7-PA0, PB5-PB0) | 2-3 | | 2.2 | I/O Port Programming | 2-4 | | 2.3 | Memory | 2-5 | | 2.4 | CPU Registers | | | 2.4.1 | Accumulator (A) | | | 2.4.2 | Index Register (X) | | | 2.4.3 | Program Counter (PC) | | | 2.4.4 | Stack Pointer (SP) | | | 2.4.5 | Condition Code Register (CCR) | | | 2.4.5.1 | Half Carry (H) | | | 2.4.5.2 | Interrupt (I) | | | 2.4.5.3 | Negative (N) | | | 2.4.5.4 | Zero (Z) | | | 2.4.5.5 | Carry/Borrow (C) | 2-8 | | | Section 3 | | | | Self-Check, Resets, Interrupts, Low-Power and Data-Retention Modes | | | 3.1 | Self-Check | 3-1 | # Freescale Semiconductor, Inc. TABLE OF CONTENTS (Continued) | Paragrap | | | | | | | | |----------------|--------------------------------------|--------|--|--|--|--|--| | Number | Title | Number | | | | | | | 3.2 | Resets | . 3-3 | | | | | | | 3.2.1 | Power-on Reset (POR) | | | | | | | | 3.2.2 | External Reset Input | | | | | | | | 3.2.3 | COP Timeout Reset | | | | | | | | 3.2.4 | Illegal Address Reset | . 3-4 | | | | | | | 3.3 | Interrupts | . 3-4 | | | | | | | 3.3.1 | External Interrupt | . 3-5 | | | | | | | 3.3.2 | Timer Interrupt | . 3-7 | | | | | | | 3.3.3 | Software Interrupt (SWI) | | | | | | | | 3.4 | Low-Power Modes | . 3-7 | | | | | | | 3.4.1 | STOP Mode | | | | | | | | 3.4.2 | WAIT Mode | | | | | | | | 3.4.3 | Data-Retention Mode | . 3-10 | | | | | | | <b>4</b> .1 | Section 4 | | | | | | | | 5 | Timer | | | | | | | | | Timer Control and Status Register | | | | | | | | <b>Q</b> 4.2 | Timer Counter Register | | | | | | | | 4.3 | Timer during STOP and WAIT | . 4-3 | | | | | | | <b>5</b> | Section 5 | | | | | | | | <b>S</b> | Instruction Set and Addressing Modes | | | | | | | | <b>4</b> 5.1 | Instruction Set | . 5-1 | | | | | | | 5.1.1 | Register/Memory Instructions | . 5-6 | | | | | | | <b>9</b> 5.1.2 | Read-Modify-Write Instructions | . 5-7 | | | | | | | 5.1.3 | Branch Instructions | . 5-8 | | | | | | | <b>5</b> .1.4 | Bit Manipulation Instructions | . 5-9 | | | | | | | 5.1.5 | Control Instructions | . 5-9 | | | | | | | 5.1.0 | Opcode Map Summary | | | | | | | | 5.2 | Addressing Modes | | | | | | | | 5.2.1 | Immediate | | | | | | | | 5.2.2 | Direct | | | | | | | | 5.2.3 | Extended | | | | | | | | 5.2.4 | Relative | | | | | | | | 5.2.5 | Indexed, No Offset | | | | | | | | 5.2.6 | Indexed, 8-Bit Offset | | | | | | | | 5.2.7 | Indexed, 16-Bit Offset | . 5-12 | | | | | | # **TABLE OF CONTENTS (Concluded)** | Paragraph<br>Number | | | Page<br>Number | |---------------------|--------------|-----------------------------------------------------------|----------------| | | 5.2.8 | Bit Set/Clear | . 5-12 | | | 5.2.9 | Bit Test and Branch | . 5-13 | | | 5.2.10 | Inherent | . 5-13 | | | | Section 6 | | | | | Electrical Specifications | | | | 6.1 | Maximum Ratings | | | | 6.2 | Thermal Characteristics | | | | 6.3 | Power Considerations | | | | 6.4 | DC Electrical Characteristics (V <sub>DD</sub> = 5.0 Vdc) | | | _ | 6.5 | DC Electrical Characteristics (V <sub>DD</sub> = 3.3 Vdc) | | | | 6.6 | Control Timing (V <sub>DD</sub> = 5.0 Vdc) | | | | 6.7 | Control Timing (V <sub>DD</sub> = 3.3 Vdc) | . 6-9 | | 5 | | Section 7 | | | | | Mechanical Data | | | 5 | 7.1 | Mechanical Option Information | . 7-1 | | _ | | Pin Assignments | | | | 7.2<br>7.2.1 | 20-Pin Dual-in-Line Package | • | | | 7.2.1 | 20-Pin SOIC Package | | | | | Package Dimensions | | | | 7.0 | Tackage Difficions | . 70 | | 2 | | Section 8 | | | | | Ordering Information | | | | 8.1 | MCU Ordering Forms | . 8-1 | | | | Application Program Media | | | | 8.2.1 | Diskettes | | | | 8.2.2 | EPROMs | | | | 8.3 | ROM Program Verification | | | | 8.4 | RVUs (ROM Verification Units) | | # LIST OF ILLUSTRATIONS | Title | | | | | | | | |---------------------------------------------------------------|---------------|--|--|--|--|--|--| | Block Diagram | 1-2 | | | | | | | | Oscillator Connections | | | | | | | | | Typical Frequency vs Resistance for RC Oscillator Option Only | 2-3 | | | | | | | | Typical Port I/O Circuit | | | | | | | | | Memory Map | 2-5 | | | | | | | | Self-Check Circuit Schematic Diagram | 3-1 | | | | | | | | Interrupt Stack Order | | | | | | | | | Hardware Interrupt Flowchart | | | | | | | | | External Interrupt Internal Function Diagram | 3-7 | | | | | | | | STOP Function Flowchart | | | | | | | | | WAIT Function Flowchart | 3-9 | | | | | | | | Timer Block Diagram | 4-1 | | | | | | | | Equivalent Test Load | 6-1 | | | | | | | | Typical High Side Driver Characteristics | 6-5 | | | | | | | | Typical Low Side Driver Characteristics | 6-5 | | | | | | | | Typical Supply Current vs. Internal Clock Frequency | 6-6 | | | | | | | | Maximum Supply Current vs. Internal Clock Frequency | | | | | | | | | External Interrupt Mode Diagram | | | | | | | | | Stop Recovery Timing Diagram | | | | | | | | | Power-On Reset | | | | | | | | | External Reset Sequence | 6-10 | | | | | | | | | Block Diagram | | | | | | | # **LIST OF TABLES** | Table<br>Number | Title | Page<br>Number | |-----------------|----------------------------------------------------------------|----------------| | 3-1 | Self-Check Results | 3-2 | | 4-1 | RTI and COP Rates (f <sub>op</sub> = 2 MHz) | 4-3 | | 5-1<br>5-2 | Instructions, Addressing Modes, and Execution Times Opcode Map | | # SECTION 1 INTRODUCTION The MC68HC05J1 high-density complementary metal-oxide semiconductor (HCMOS) microcontroller unit (MCU) is a member of the M68HC05 Family of microcontrollers. This high-performance, low-cost MCU has parallel I/O capability with pins programmable as input or output. Figure 1-1 depicts the hardware features; additional features available on the MCU are as follows: - On-Chip Oscillator with RC or Crystal/Ceramic Resonator Mask Options - Memory-Mapped I/O - 64 Bytes of On-Chip RAM - 1040 Bytes of User ROM Including 16 Bytes of User Vectors - 14 Bidirectional I/O Lines - 15 Stage Multifunctional Timer - Self-Check Mode - Power-Saving STOP, WAIT, and Data-Retention Modes (STOP is a Mask Option) - Single 3.0–5.5-Volt Supply (2-Volt Data Retention Mode) - Fully Static Operation - 8 × 8 Unsigned Multiply Instruction - COP Watchdog System Enabled by Mask Option - Illegal Address Reset Four mask options are available: 1) clock (RC or crystal), 2) STOP instruction (enable/disable), 3) IRQ (edge sensitive only or edge sensitive and level sensitive), and 4) COP watchdog timer (enable/disable). Figure 1-1. MC68HC05J1 Block Diagram # **SECTION 2** SIGNAL DESCRIPTION, INPUT/OUTPUT PROGRAMMING, MEMORY, AND **CPU REGISTERS** This section provides a description of the signals, input/output programming, memory, and CPU registers. # 2.1 SIGNAL DESCRIPTION The following par Reference is mad detail about The following paragraphs provide a description of the MC68HC05J1 signals. Reference is made, where applicable, to other sections that contain more detail about the function being performed. Power is supplied to the microcontroller using these two pins. VDD is the positive supply, and VSS is ground. This pin provides the capability for applying an asynchronous external interrupt to the MCU. It has a mask option that provides two different triggering sensitivity choices. Refer to 3.3.1 External Interrupts for more detail. # 2.1.3 OSC1, OSC2 These two pins provide connections for an on-chip clock oscillator circuit. A crystal, a ceramic resonator, a resistor, or an external signal connects to these pins to provide a system clock. Each alternative is discussed in subsequent paragraphs. In all cases, particular care should be taken in the circuit board layout around the oscillator pins. The oscillator frequency (fosc) connected to these pins is two times the internal bus operating frequency (fop). Freescale Semiconductor, Inc. CRYSTAL. The circuit in Figure 2-1(a) shows a typical crystal oscillator circuit for an AT-cut, parallel resonant crystal. The crystal supplier's recommendations should be followed, since the crystal parameters determine the external component values required to provide maximum stability and reliable starting. The load capacitance values shown in the oscillator circuit include all stray layout capacitances. **2.1.3.2 CERAMIC RESONATOR.** A ceramic resonator can be used in place of the crystal in cost-sensitive applications. The circuit in Figure 2-1(a) can be used for a ceramic resonator, but the manufacturer of the resonator should be consulted for specific information on external component values, since the ceramic resonator characteristics determine the external component values required. (a) Crystal Ceramic Resonator **Oscillator Connections** - (b) RC Oscillator Connections - (c) External Clock Source Connections (For Crystal Mask Option Only) Figure 2-1. Oscillator Connections Figure 2-2. Typical Frequency vs Resistance for RC Oscillator Option **2.1.3.3 RC OSCILLATOR**. With this option, a resistor is connected to the oscillator pins as shown in Figure 2-1(b). The relationship between R and the internal clock (f<sub>op</sub>) is shown in Figure 2-2. Consult factory for tolerance limits and design specifications. 2.1.3.4 EXTERNAL CLOCK. An external clock from another CMOS-compatible device can be connected to the OSC1 input, with the OSC2 input not connected, as shown in Figure 2-1(c). # 2.1.4 **RESET** A logic zero level on this pin forces the MCU to a known startup state. Refer to **3.2 RESETS** for additional information. # 2.1.5 Input/Output Ports (PA7-PA0, PB5-PB0) These 14 lines are arranged as one 8-bit port (A) and one 6-bit port (B). All 14 lines are independently programmable as either inputs or outputs under software control of the data direction registers. Refer to 2.2 I/O PORT PRO-GRAMMING for additional information. ### NOTE Any unused inputs and I/O ports should be tied to an appropriate logic level (e.g., either V<sub>DD</sub> or V<sub>SS</sub>). Although the I/O ports of the MC68HC05J1 do not specifically require termination, it is recommended, to reduce the possibility of static damage. # 2.2 I/O PORT PROGRAMMING Any port pin is programmable as either an input or an output under software control of the corresponding data direction register (DDR). Each port bit can be selected as output or input by writing the corresponding bit in the port DDR to a logic one for output or logic zero for input. On reset, all DDRs are initialized to logic zero to put the ports in the input mode. The port data registers are not initialized on reset, but may be written to before setting the DDR bits to avoid undefined levels. When programmed as outputs, the latched output data is readable as input data, regardless of the logic levels at the output pin due to output loading. The latched output data bit may always be written. Therefore, any write to a port writes all of its data bits, even though the port DDR is set to input. This port write may be used to initialize the data registers and avoid undefined outputs. Refer to Figure 2-3 for typical port circuitry. Figure 2-3. Typical Port I/O Circuit The MCU is capable of addressing 2048 bytes of memory and I/O registers, as shown in Figure 2-4. The locations consist of user ROM, user RAM, self-check ROM, control registers, and I/O. The user-defined reset and interrupt vectors are located from \$07F0-\$07FF. The shared stack area is used during processing of an interrupt or subroutine call to save the CPU state. The stack pointer decrements during pushes and increments during pulls. Refer to **3.3 INTERRUPTS** for additional information. ### NOTE Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call. <sup>\*</sup>Writing 0 to bit 0 of \$07F0 clears COP timer. Reading \$07F0 returns user ROM data. Figure 2-4. MC68HC05J1 Memory Map The MCU contains the registers described in the following paragraphs. # 2.4.1 Accumulator (A) The accumulator is a general-purpose 8-bit register used to hold operands and results of arithmetic calculations or data manipulations. # 2.4.2 Index Register (X) The index register is an 8-bit register used for the indexed addressing mode. It contains an 8-bit value that may be added to a 0-, 8-, or 16-bit immediate value to create an effective address. The index register may also be used as a temporary storage area. # 2.4.3 Program Counter (PC) The program counter is an 11-bit register that contains the address of the next byte to be fetched. Since addresses are often expressed as 16-bit values, the PC may be thought of as having five imaginary upper bits, which are always zeros. | 15 | 14 | 13 | 12 | 11 | 10 0 | |----|----|----|----|----|------| | 0 | 0 | 0 | 0 | 0 | PC | # 2.4.4 Stack Pointer (SP) The stack pointer is an 11-bit register that contains the address of the next free location on the stack. During an MCU reset or the reset-stack-pointer (RSP) instruction, the stack pointer is set to location \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled from the stack. Freescale Semiconductor, Inc. ..hen accessing memory, the five most significant bits are permanently set to 00011. These five bits are appended to the six least significant register bits to produce an address within the range of \$00FF-\$00C0. Subroutines and interrupts may use up to 64 (decimal) locations. If the total of 64 locations is exceeded, the stack pointer wraps around and loses the previously stored information. A subroutine call occupies two locations on the stack; an interrupt uses five locations. | 10 | | | 7 | | 0 | |----|---|---|---|---|----| | 0 | 0 | 0 | 1 | 1 | SP | # 2.4.5 Condition Code Register (CCR) The CCR is a 5-bit register in which the H, N, Z, and C bits are used to indicate the results of the instruction just executed, and the I bit is used to enable interrupts. These bits can be individually tested by a program, and specific actions can be taken as a result of their state. The CCR should be thought of as having three additional upper bits that are always ones. The function of each of the lower five bits is explained in the following paragraphs. 7 6 5 4 0 1 1 1 1 H I N Z C 2.4.5.1 HALF CARRY (H). This bit is set during add (ADD) and add with carry (ADC) operations to indicate that a carry occurred between bits 3 and 4. Operations the results of the instruction just executed, and the I bit is used to enable - operations to indicate that a carry occurred between bits 3 and 4. Operations on binary coded decimal (BCD) values require this status indicator. - **2.4.5.2 INTERRUPT (I).** When this bit is set, the timer and external interrupt are masked (disabled). If an interrupt occurs while this bit is set, the interrupt is latched and processed as soon as the l bit is cleared. - 2.4.5.3 **NEGATIVE (N)**. When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was negative (bit 7 in the result is a logic one). - 2.4.5.4 ZERO (Z). When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was zero. Freescale Semiconductor, Inc. JARRY/BORROW (C). When set, this bit indicates that a carry or borrow out of the arithmetic logical unit (ALU) occurred during the last arithmetic operation. This bit is also affected during bit test and branch instructions and during shifts and rotates. # SECTION 3 SELF-CHECK, RESETS, INTERRUPTS, LOW-POWER AND DATA-RETENTION MODES Self-check, resets, interrupts, low-power and data-retention modes are discussed in the following paragraphs. # 3.1 SELF-CHECK The self-check capability provides the ability to determine if the device is functional. Self-check is performed using the circuit shown in Figure 3-1. Self-check is entered on the rising edge of $\overline{\text{RESET}}$ if $\overline{\text{IRO}}$ is at $2 \times \text{V}_{DD}$ and PB1 is at logic one. $\overline{\text{RESET}}$ must held low for at least 4064 $f_{op}$ cycles after power-on reset or one and one-half $t_{cvc}$ after any other reset. Port A pins PA3–PA0 Figure 3-1. Self-Check Circuit Schematic Diagram Freescale Semiconductor, Inc. are monitored for the self-check results. After reset, the following five tests are performed automatically: I/O — Exercise of ports A and B RAM — Counter test for each RAM byte Timer — Tracks counter register and checks timer status flag bits ROM — Exclusive OR with odd ones parity result Interrupt — Tests external and timer interrupts Self-check results (using the LEDs as monitors) are shown in Table 3-1. Table 3-1. Self-Check Results | PA3 | PA2 | PA1 | PA0 | Remarks | | | | |-----|---------|-------|-----|-------------------------------|--|--|--| | 1 | 0 | 0 | 1 | Bad I/O | | | | | 1 | 0 | 1 | 0 | Bad RAM | | | | | 1 | 0 | 1 | 1 | Bad Timer | | | | | 1 | 1 | 0 | 0 | Bad ROM | | | | | 1 | 1 1 0 1 | | 1 | Bad Interrupts or IRQ Request | | | | | | Flas | hing | | Good Device | | | | | | All O | thers | | Bad Device | | | | 0 indicates LED is on; 1 indicates LED is off. Reset halts all MCU operation immediately. Reset forces the MCU to assume a set of initial conditions and begin executing instructions from a predetermined starting address. The MCU can be reset four ways: by initial powerup, by the external RESET input, by a COP timeout, and by the illegal address reset. Reset forces the following conditions: Cleared PORTA, PORTB Data Direction Reset Timer Divide-by-Four Prescaler Cleared Timer Counter Set for Lowest Rate RTI Rate Cleared Timer Interrupt Flags • Timer Interrupt Enable Bits Cleared \$0FF \$7FE Set I Bit in Condition Code Register Cleared • Timer Interrupt Enable • Stack Pointer • Internal Address Bus • I Bit in Condition Code • IRQ Request Latch 2.2.1 Power-On Reset (POR) An internal reset is generated erator to stabilize. The POR not intended to be used as There is a 4064 b An internal reset is generated on power-up to allow the internal clock generator to stabilize. The POR is designed for use at power turn-on only and is not intended to be used as a means to detect a drop in the supply voltage. There is a 4064 t<sub>CVC</sub> (internal processor clock cycles) delay after the oscillator becomes active to allow the clock generator to stabilize. If the external RESET pin is still being held low at the end of 4064 t<sub>CVC</sub>, the MCU will remain in reset until RESET goes high. # 3.2.2 External Reset Input The MCU reset sequence is initiated whenever a logic zero is applied to the RESET input for a period of one and one-half t<sub>CVC</sub>. The RESET input consists primarily of a Schmitt trigger that senses the logic level on the RESET line. RESET is an input-only pin and will not indicate when an internal reset has occurred. ### This MCU offers a computer operating properly (COP) watchdog system as a mask option to protect against software failures. When the COP is enabled, a COP reset sequence must be issued on a regular basis so that the COP does not time out and initiate an MCU reset. When the COP circuit times out, an internal reset is generated and the normal reset procedure is initiated. A timeout is prevented by periodically clearing the COP bit (writing a zero to bit 0 of location \$07F0) at a time interval that is smaller than the COP timeout interval. The COP watchdog system is implemented on this MCU by using the output of the real-time interrupt circuit and further dividing it by eight. Refer to Table 4-1. # 3.2.4 Illegal Address Reset If an opcode fetch occurs from an address that is not implemented in ROM or RAM, the MCU is automatically reset. The MCU can be interrupted three different ways: the two maskable hardware interrupts (IRQ and timer) and the nonmaskable software interrupt instruction If an opcode for RAM, the More Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. The RTI instruction causes the register contents to be recovered from the stack and normal processing to resume. The stacking order is shown in Figure 3-2. NOTE: When an interrupt occurs, CPU registers are saved on the stack in the order PCL, PCH, X, A, CC. On a return from interrupt registers are recovered from the stack in reverse order. Figure 3-2. Interrupt Stack Order Freescale Semiconductor, Inc. onlike RESET, hardware interrupts do not cause the current instruction execution to be halted but are considered pending until the current instruction is complete. (The current instruction is the one already fetched and being operated on.) When the current instruction is complete, the processor checks all pending hardware interrupts. If unmasked (I bit clear) and if the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If both an external interrupt and a timer interrupt are pending at the end of an instruction execution, the external interrupt is serviced first. The SWI is executed the same as any other instruction, regardless of the I bit state. Refer to Figure 3-3 for the reset and interrupt instruction processing sequence. If the I bit is set, all i external interrupt. The chronized on the fallir identical to the timer i is latched internally at tents of \$07FA and \$0 Either a level-sensitive trigger are available a diagram for the interrupt line. If the I bit is set, all interrupts are disabled. Clearing the I bit enables the external interrupt. The external interrupt is latched and then internally synchronized on the falling edge of IRQ. The action of the external interrupt is identical to the timer interrupt, except that the interrupt request input at IRQ is latched internally and the service routine address is specified by the contents of \$07FA and \$07FB. Either a level-sensitive and edge-sensitive trigger or an edge-sensitive-only trigger are available as a mask option. Figure 3-4 shows a functional internal diagram for the interrupt line. Refer to Figure 6-7 for a mode timing diagram for the interrupt line. There are two treatments of the interrupt line to the processor. The first method shows two single pulses on the interrupt line spaced far enough apart to be serviced. The minimum time between pulses is a function of the length of the interrupt service. Once a pulse occurs, the next pulse should normally not occur until a return-from-interrupt (RTI) instruction occurs. This time (t<sub>|L|L|</sub>) is obtained by adding 19 instruction cycles to the total number of cycles it takes to complete the service routine (not including the RTI instruction). The second method shows many interrupt lines "wire-ORed" to form the interrupts at the processor. If the interrupt line remains low after servicing an interrupt, then the next interrupt is recognized. ### NOTE The internal interrupt latch is cleared in the first part of the interrupt service routine; therefore, one external interrupt pulse could be latched and serviced as soon as the I bit is cleared. Figure 3-3. Hardware Interrupt Flowchart Figure 3-4. External Interrupt Internal Function Diagram # 3.3.2 Timer Interrupt There are two different times whenever they are set and end in the timer control and status for more information. 3.3.2 Timer Interrupt There are two different times whenever they are set and end in the timer control and status for more information. There are two different timer interrupt flags that cause a timer interrupt whenever they are set and enabled. The interrupt flags and enable bits are in the timer control and status register (TCSR). Refer to **SECTION 4 TIMER** The SWI is an executable instruction that is executed regardless of the state of the I bit in the CCR. If the I bit is zero, SWI executes after the other interrupts. The SWI operation is similar to the hardware interrupts. The interrupt service routine address is specified by the contents of memory locations \$07FC and \$07FD. # **2**3.4 LOW-POWER MODES The STOP, WAIT, and data-retention modes are discussed in the following paragraphs. ### 3.4.1 STOP Mode The STOP instruction places the MCU in its lowest power-consumption mode. In response to a STOP instruction, the internal oscillator is turned off, halting all internal processing including timer operation and COP watchdog system operation (refer to Figure 3-5). Freescale Semiconductor, Inc. Juring the STOP mode, the interrupt flags (TOF and RTIF) and interrupt enable bits (TOFE and RTIE) in the TCSR are cleared to remove any pending timer interrupt requests and to disable further timer interrupts. The timer prescaler is cleared. The I bit is cleared to enable external interrupts. All other registers, including the other bits in the TCSR, and memory are unaltered. All I/O lines remain unchanged. The processor can be brought out of STOP only by an external interrupt or reset. The STOP instruction can be disabled by a mask option. When disabled, the STOP instruction is executed as a NOP. Figure 3-5. STOP Function Flowchart # # Freescale Semiconductor, Inc. The WAIT instruction places the MCU in a low power-consumption mode, but the WAIT mode consumes more power than the STOP mode. All CPU action is suspended, but the timer remains active (refer to Figure 3-6). An interrupt from the timer will cause the MCU to exit the WAIT mode. During the WAIT mode, the I bit is cleared to enable interrupts. All other registers, memory, and I/O lines remain in their previous state. The timer may be enabled to allow a periodic exit from WAIT. If the COP option is selected, the COP resets the MCU when it times out, and so COP should not be selected for a system that uses WAIT mode for periods longer than the COP period. Figure 3-6. WAIT Function Flowchart # **Freescale Semiconductor, Inc.** Data-Retention Mode The contents of RAM and CPU registers are retained at supply voltages as low as 2.0 Vdc. This is called the data-retention mode where the data is held, but the device is not guaranteed to operate. RESET must be held low during data-retention mode. # SECTION 4 TIMER The timer in this MCU is a 15-stage, multifunction ripple counter. As shown in Figure 4-1, the timer begins with a fixed divide-by-four prescaler which drives an 8-bit ripple counter. The value of this counter can be read at any time at the timer counter register (TCR). A timer overflow function is implemented on the last stage of this counter, allowing a potential interrupt at the rate of fop (internal processor clock) divided by 1024. Following this counter are four additional divider stages leading to the real-time interrupt (RTI) circuit. The RTI circuit consists of three additional divider stages and a one- Figure 4-1. Timer Block Diagram of-four rate selector. The RTI output is further divided by eight to drive the COP system. The RTI rate selector bits and the RTI and TOF enable bits and flags are located in the TCSR. # 4.1 TIMER CONTROL AND STATUS REGISTER | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|------|------|------|---|---|-----|-----|------| | \$0008 | TOF | RTIF | TOFE | RTIE | 0 | 0 | RT1 | RT0 | TCSR | | RESET: | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | # TOF — Timer Overflow Flag This is a clearable, read-only status bit that is set when the 8-bit ripple counter rolls over from \$FF to \$00. Rollover also generates a CPU interrupt request if the timer overflow enable bit (TOFE) is set. This bit is cleared by reset or by writing a zero to it. Writing a one to this bit has no effect. # RTIF — Real-Time Interrupt Flag This is a clearable, read-only status bit that is set when the output of the chosen divider stage (any one of the four) becomes active. RTIF also generates a CPU interrupt request if the real-time interrupt enable bit (RTIE) is set. This bit is cleared by reset or by writing a zero to it. Writing a one to this bit has no effect. At a bus rate of 2 MHz, the maximum interrupt period is 65.5 ms. Refer to Table 4-1. ### TOFE — Timer Overflow Enable When this bit is set, a CPU interrupt request is generated whenever TOF is set. # RTIE—Real-Time Interrupt Enable When this bit is set, a CPU interrupt request is generated whenever RTIF is set. Bits 3-2 — Not used; always read zero. # RT1-RT0 — Real-Time Interrupt Rate Selects These two bits select one of the four taps in the real-time interrupt circuit and allow changing the real-time interrupt rate. Reset sets both bits, selecting the lowest periodic rate, which allows the maximum time to alter this setting if desired. In normal systems the RTI rate would be set one time during reset initialization software. Unpredictable results may be obtained by altering this rate when the timeout period is imminent or uncertain. If the selected tap is modified during a cycle in which the counter is switching, an RTIF could be missed or an extra one generated. Because the COP timer is derived from this rate, changing this rate will also affect the COP system. The COP should be cleared before changing RTI taps. Refer to Table 4-1. Table 4-1. RTI and COP Rates $(f_{op} = 2 \text{ MHz})$ | RT1 | RT0 | RTI Rate | Minimum COP Reset | |-----|-----|----------|-------------------| | 0 | 0 | 8.2 ms | 57.3 ms | | 0 | 1 | 16.4 ms | 114.7 ms | | 1 | 0 | 32.8 ms | 229.4 ms | | 1 | 1 | 65.5 ms | 458.8 ms | # 4.2 TIMER COUNTER REGISTER | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|------|------|------|------|------|------|------|------|-----| | \$0009 | TCR7 | TCR6 | TCR5 | TCR4 | TCR3 | TCR2 | TCR1 | TCR0 | TCR | This 8-bit read-only register contains the value of the 8-bit ripple counter at the beginning of the timer chain. The counter is clocked at a rate of fop divided by four and can be employed for various functions, including a software input capture. Extended time periods can be measured by using the TOF feature to increment a temporary RAM storage location, thereby simulating a 16-bit (or larger) timer. Power-on clears the entire counter chain and begins clocking the counter. After 4064 cycles, the power-on reset circuit is released, which again clears the counter chain and allows the device to come out of reset. At this point, if RESET is not asserted (driven low), the timer will start counting up from zero, and normal operation will begin. When RESET is asserted anytime during operation, the counter chain is cleared. # 4.3 TIMER DURING STOP AND WAIT The CPU clock halts during WAIT, but the timer remains active. If interrupts are not masked, the occurrence of a timer interrupt will cause the processor to exit WAIT. The timer is cleared when STOP is executed. When STOP is exited by an external interrupt or a RESET, the internal oscillator will resume operation. Following the 4064-cycle internal processor delay, the timer is cleared, and normal operation continues. # SECTION 5 INSTRUCTION SET AND ADDRESSING MODES This section provides a description of the instruction set and addressing modes. ## **5.1 INSTRUCTION SET** The MCU has a set of basic instructions that can be divided into five different types: register/memory, read-modify-write, branch, bit manipulation, and control. The following paragraphs briefly explain each type. Table 5-1 shows all the MC68HC05J1 instructions in all possible addressing modes. For each instruction, the operand construction is shown as well as the number of machine code bytes and the execution time in internal processor clock cycles ( $t_{cyc}$ ). One internal processor clock cycle equals two oscillator input cycles ( $t_{osc}$ ). | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | Machine<br>(hexad | e Coding<br>ecimal) | Bytes | Cycles | Со | ndi | tior | ı Cc | ode | |-----------------------------------------------------|----------------------------|---------------------------------------|-----------------------------------------------------------------|----------------------------------------------|----------------------------------------|-------------------------------------------|---------------------------------------|----|----------|----------|------|----------| | rorm(s) | | Expression | Operand | Opcode | Operan | | | Н | | N | | _ | | ADC (opr) | Add with Carry | ACCA ♠ ACCA + M + C | IMM DIR EXT IX2 IX1 IX | A9<br>B9<br>C9<br>D9<br>E9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>5<br>4<br>3 | * | | # | # | * | | ADD (opr) | Add | ACCA ♠ ACCA + M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>5<br>4<br>3 | # | | # | # | # | | AND (opr) | Logical AND | ACCA <b>4</b> ACCA <b>●</b> M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>5<br>4<br>3 | | | # | # | | | ASL (opr)<br>ASLA<br>ASLX<br>ASL (opr)<br>ASL (opr) | Arithmetic Shift Left | ————————————————————————————————————— | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | ‡ | # | # | | ASR (opr)<br>ASRA<br>ASRX<br>ASR (opr)<br>ASR (opr) | Arithmetic Shift Right | b7 b0 C | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | # | 410 | \$ | | BCC (rel) | Branch if Carry Clear | ? C=0 | REL | 24 | rr | 2 | 3 | - | _ | _ | | _ | | BCLR n, (opr) | Clear Bit n in Memory | Mn <b>4</b> 0 | DIR(b0) DIR(b1) DIR(b2) DIR(b3) DIR(b4) DIR(b5) DIR(b6) DIR(b7) | 11<br>13<br>15<br>17<br>19<br>18<br>1D<br>1F | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | | | | | | | BCS (rel) | Branch if Carry Set | ? C = 1 | REL | 25 | rr | 2 | 3 | F | _ | _ | F | Ε | | BEQ (rel) | Branch if Equal | ? Z = 1 | REL | 27 | rr | 2 | 3 | F | _ | _ | | F | | BHCC (rel) | Branch if Half Carry Clear | ? H = 0 | REL | 28 | rr | 2 | 3 | F | $\equiv$ | _ | | _ | | BHCS (rel) | Branch if Half Carry Set | ? H = 1 | REL | 29 | rr | 2 | 3 | _ | | E | | F | | BHI (rel) | Branch if Higher | ? (C + Z) = 0 | REL | 22 | rr | 2 | 3 | F | | Ε | | $\equiv$ | | BHS (rel) | Branch if Higher or Same | ? C = 0 | REL | 24 | rr | 2 | 3 | E | _ | $\vdash$ | Е | _ | | BIH (rel) | Branch if IRQ Pin is High | ? IRQ Pin = 1 | REL | 2F | rr | 2 | 3 | F | _ | _ | _ | - | | BIL (rel) | Branch if IRQ Pin is Low | ? IRQ Pin = 0 | REL | 2E | rr | 2 | 3 | F | _ | _ | | <u> </u> | | BIT (rel) | Bit Test Memory with A | ACCA ● M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff | 2<br>2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>5<br>4<br>3 | | | # | * | | | BLO (rel) | Branch if Lower | ? C = 1 | REL | 25 | rr | 2 | 3 | | Г | | F | 匚 | | BLS (rel) | Branch if Lower or Same | ?(C+Z)=1 | REL | 23 | rr | 2 | 3 | | Г | _ | Г | F | | <del></del> | <b>————</b> | <del></del> | | <b></b> | <del></del> | + | + | + | — | ₩ | ₩ | - | Go to: www.freescale.com ## 5-1. Instructions, Addressing Modes, and Execution Times (Sheet 2 of 4) | Source | Operation | Boolean | Addressing<br>Mode for | | e Coding<br>ecimal) | Bytes | Cycles | Со | ndi | tio | 1 C | od | |-----------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|--------------------------------------|-------------------------------------------|----------|--------------------------------------------------|-----|--------------|----| | Form(s) | | Expression | Operand | Opcode | Operand | · | Ĭ . | _ | ı | | z | _ | | BMI (rel) | Branch if Minus | ? N = 1 | REL | 2B | rr | 2 | 3 | _ | _ | _ | <u> </u> | ŀ | | BMS (rel) | Branch if I Bit is Set | ? I = 1 | REL | 2D | rr | 2 | 3 | <u> </u> | _ | _ | | T. | | BNE (rel) | Branch if Not Equal | ? Z=0 | REL | 26 | rr | 2 | 3 | | | _ | | t | | BPL (rel) | Branch if Plus | ? N = 0 | REL | 2A | rr | 2 | 3 | | | | | t | | BRA (rel) | Branch Always | ? 1 = 1 | REL | 20 | rr | 2 | 3 | H | ┝ | ┝ | H | t | | | | | DIR(b0) | <u> </u> | | | <del></del> | ├ | <del> </del> | - | <del> </del> | ł | | BRCLR n, (opr)<br>(rel) | Branch if Bit n of M = 0 | ? Bit n of M=0 | DIR(b0) DIR(b1) DIR(b2) DIR(b3) DIR(b4) DIR(b5) DIR(b6) DIR(b6) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr | 3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | | | BRN (rel) | Branch Never | ? 1 = 0 | REL | 21 | rr | 2 | 3 | - | _ | _ | <u> </u> | ŀ | | BRSET n, (opr)<br>(rel) | Branch if Bit n of M = 1 | ? Bit n of M = 1 | DIR(b0) DIR(b1) DIR(b2) DIR(b3) DIR(b4) DIR(b5) DIR(b6) DIR(b6) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 3 3 3 3 3 3 3 3 | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | 17 | | BSET n, (opr) | Set Bit n in Memory | Mn <b>4</b> 1 | DIR(b0) DIR(b1) DIR(b2) DIR(b3) DIR(b4) DIR(b5) DIR(b6) DIR(b6) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 2<br>2<br>2<br>2<br>2<br>2<br>2<br>2 | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | | | | | | BSR (rel) | Branch to Subroutine | PC ♠ PC + 0002<br>(SP) ♠ PCL; SP ♠ SP - 0001<br>(SP) ♠ PCH; SP ♠ SP - 0001<br>PC ♠ PC + Rel | REL | AD | rr | 2 | 6 | | | | | | | CLC | Clear C Bit | C bit ♦ 0 | INH | 98 | | 1 | 2 | <u> </u> | - | _ | | Ι | | CLI | Clear I Bit | l bit <b>4</b> 0 | INH | 9A | | 1 | 2 | _ | 0 | _ | <u> </u> | ŀ | | CLR (opr)<br>CLRA<br>CLRX<br>CLR (opr)<br>CLR (opr) | Clear | M ♠ 00<br>A ♠ 00<br>X ♠ 00<br>M ♠ 00<br>M ♠ 00 | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | 0 | 1 | - | | CMP (opr) | Compare A with Memory | ACCA – M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>5<br>4<br>3 | | | \$ | * | ; | | COM (opr)<br>COMA<br>COMX<br>COM (opr)<br>COM (opr) | 1's Complement | $M \spadesuit \overline{M} = \$FF - M$ $A \spadesuit \overline{A} = \$FF - A$ $X \spadesuit \overline{X} = \$FF - X$ $M \spadesuit \overline{M} = \$FF - M$ $M \spadesuit \overline{M} = \$FF - M$ | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | * | * | | | CPX (opr) | Compare X with Memory | X – M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2 | 2<br>3<br>4<br>5<br>4<br>3 | | | # | * | | ## 5-1. Instructions, Addressing Wodes, and Execution Times (Sheet 3 of 4) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | 1 | Coding ecimal) | Bytes | Cycles | Со | ndit | ion | Co | de | |-----------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------|----------------------------------|----------------------------|----------------------------|----------|------|-----|----|----| | Form(s) | | Expression | Operand | Opcode | Operand | | | Н | 1 | N | Z | С | | DEC (opr)<br>DECA<br>DECX<br>DEC (opr)<br>DEC (opr) | Decrement DEX (same as DECX) | M • M - 01<br>A • A - 01<br>X • X - 01<br>M • M - 01<br>M • M - 01 | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | _ | # | ** | | | EOR (opr) | Exclusive OR A with Memory | ACCA ♠ ACCA ⊕ M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2 | 2<br>3<br>4<br>5<br>4<br>3 | | | # | # | | | INC (opr)<br>INCA<br>INCX<br>INC (opr)<br>INC (opr) | Increment INX (same as INCX) | M ♠ M + 01<br>A ♠ A + 01<br>X ♠ X + 01<br>M ♠ M + 01<br>M ♠ M + 01 | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | # | * | | | JMP (opr) | Jump | PC <b>♦</b> effective address | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>3<br>2 | | | | _ | | | JSR (opr) | Jump to Subroutine | PC ♠ PC + n (n = 1, 2, or 3)<br>(SP) ♠ PCL; SP ♠ SP - 0001<br>(SP) ♠ PCH; SP ♠ SP - 0001<br>PC ♠ effective address | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>3<br>2<br>1 | 5<br>6<br>7<br>6<br>5 | _ | | | | | | LDA (opr) | Load A from Memory | ACCA <b>4</b> M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2 | 2<br>3<br>4<br>5<br>4<br>3 | | | 4+ | * | | | LDX (opr) | Load X from Memory | X ♠ M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2 | 2<br>3<br>4<br>5<br>4<br>3 | | | 44 | # | | | LSL (opr)<br>LSLA<br>LSLX<br>LSL (opr)<br>LSL (opr) | Logical Shift Left | □4□□□□□□ 40<br>C b7 b0 | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | ** | # | # | | LSR (opr)<br>LSRA<br>LSRX<br>LSR (opr)<br>LSR (opr) | Logical Shift Right | 0) | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | _ | 0 | ‡ | # | | MUL | Unsigned Multiply | X:A <b>♦</b> X <b>•</b> A | INH | 42 | | 1 | 11 | 0 | | _ | 上 | 0 | | NEG (opr)<br>NEGA<br>NEGX<br>NEG (opr)<br>NEG (opr | Negate (2's Complement) | M ♦ − M (i.e. 00 − M) A ♦ − A X ♦ − X M ♦ − M M ♦ − M | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | * | * | * | | NOP | No Operation | | INH | 9D | | 1 | 2 | <u> </u> | _ | _ | F | _ | | ORA (opr) | Inclusive OR | ACCA ♠ ACCA + M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2<br>1 | 2<br>3<br>4<br>5<br>4<br>3 | | | # | * | | # Freescale Semiconductor, Inc. Lable 5-1. Instructions, Addressing Modes, and Execution Times (Sheet 4 of 4) | Source<br>Form(s) | Operation | Boolean<br>Expression | Addressing<br>Mode for | Machine<br>(hexad | ecimal) | | Cycles | | | | | | |-----------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------|----------------------------------|-----------------------|----------------------------|----|----------|-----------|----------|----------| | rom(s) | | Expression | Operand | Opcode | Operand | | | Н | i | N | Z | С | | ROL (opr)<br>ROLA<br>ROLX<br>ROL (opr)<br>ROL (opr) | Rotate Left through Carry | □(□□□□□(□□□□(□□□□□□□□□□□□□□□□□□□□□□□□ | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | _ | <b>++</b> | 4+ | \$ | | ROR (opr)<br>RORA<br>RORX<br>ROR (opr)<br>ROR (opr) | Rotate Right through Carry | □•□□□□□•□<br>C b7 b0 C | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 5<br>3<br>3<br>6<br>5 | | | # | # | = | | RSP | Reset Stack Pointer | SP <b>♦</b> \$00FF | INH | 9C | | 1 | 2 | _ | | _ | _ | <u> </u> | | RTI | Return from Interrupt | SP ♠ SP + 0001; CC ♠ (SP)<br>SP ♠SP + 0001; ACCA♠ (SP)<br>SP ♠ SP + 0001; X ♠ (SP)<br>SP ♠ SP + 0001; PCH ♠ (SP)<br>SP ♠ SP + 0001; PCL ♠ (SP) | INH | 80 | | 1 | 9 | (F | ror | | ‡ | Ė | | RTS | Return from Subroutine | SP ♠ SP+0001; PCH ♠ (SP)<br>SP ♠ SP+0001; PCL ♠ (SP) | INH | 81 | | 1 | 6 | _ | _ | _ | | | | SBC (opr) | Subtract with Carry | ACCA ♠ ACCA - M - C | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2 | 2<br>3<br>4<br>5<br>4<br>3 | | | * | 4+ | # | | SEC | Set C Bit | C bit ♦ 1 | INH | 99 | | 1 | 2 | | _ | _ | | 1 | | SEI | Set I Bit | I bit <b>4</b> 1 | INH | 9B | | 1 | 2 | | 1 | | | | | STA (opr) | Store A in Memory | M ♠ ACCA | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>3<br>2<br>1 | 4<br>5<br>6<br>5<br>4 | | | = | # | | | STOP | Enable IRQ, Stop Oscillator | | INH | 8E | | 1 | 2 | 1_ | 0 | _ | <u> </u> | F | | STX (opr) | Store X in Memory | M • X | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>3<br>2<br>1 | 4<br>5<br>6<br>5<br>4 | | | ** | ‡ | 0 | | SUB (opr) | Subtract | ACCA ♦ ACCA – M | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>2<br>3<br>3<br>2 | 2<br>3<br>4<br>5<br>4<br>3 | | | # | # | * | | SWI | Software Interrupt | PC ♠ PC + 0001<br>(SP) ♠ PCL; SP ♠ SP - 0001<br>(SP) ♠ PCH; SP ♠ SP - 0001<br>(SP) ♠ X; SP ♠ SP - 0001<br>(SP) ♠ ACCA; SP ♠ SP - 0001<br>(SP) ♠ CC; SP ♠ SP - 0001<br>I bit ♠ 1<br>PCH ♠ \$07FC (vector<br>PCL ♠ \$07FD fetch) | | 83 | | 1 | 10 | | 1 | | | | | TAX | Transfer A to X | X ♦ ACCA | INH | 97 | | 1 | 2 | Ŀ | _ | | E | L | | TST (opr)<br>TSTA<br>TSTX<br>TST (opr)<br>TST (opr) | Test for Negative or Zero | M – 0 | DIR<br>INH(A)<br>INH(X)<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 2<br>1<br>1<br>2<br>1 | 4<br>3<br>3<br>5<br>4 | | | \$ | # | 0 | | TXA | Transfer X to A | ACCA ♦ X | INH | 9F | | 1 | 2 | L | <u> </u> | Ŀ | _ | Ŀ | | WAIT | Enable Interrupts, Halt CPU | | INH | 8F | | 1 | 2 | L | 0 | Ŀ | E | Ŀ | | | | | | | | | | | | | | | ## **5.1.1** Register/Memory Instructions Most of these instructions use two operands. One operand is either the accumulator or the index register. The other operand is obtained from memory using one of the addressing modes. The jump unconditional (JMP) and jump to subroutine (JSR) instructions have no register operand. Refer to the following instruction list. | Function | Mnemonic | |------------------------------------------|----------| | Load A from Memory | LDA | | Load X from Memory | LDX | | Store A in Memory | STA | | Store X in Memory | STX | | Add Memory to A | ADD | | Add Memory and Carry to A | ADC | | Subtract Memory | SUB | | Subtract Memory from A with Borrow | SBC | | AND Memory to A | AND | | OR Memory with A | ORA | | Exclusive OR Memory with A | EOR | | Arithmetic Compare A with Memory | CMP | | Arithmetic Compare X with Memory | CPX | | Bit Test Memory with A (Logical Compare) | BIT | | Jump Unconditional | JMP | | Jump to Subroutine | JSR | | Multiply | MUL | ## **5.1.∠** Read-Modify-Write Instructions These instructions read a memory location or a register, modify or test its contents, and write the modified value back to memory or to the register. The test for negative or zero (TST) instruction is an exception to the read-modify-write sequence since it does not modify the value. Refer to the following list of instructions. | Function | Mnemonic | |---------------------------|----------| | Increment | INC | | Decrement | DEC | | Clear | CLR | | Complement | СОМ | | Negate (Twos Complement) | NEG | | Rotate Left Thru Carry | ROL | | Rotate Right Thru Carry | ROR | | Logical Shift Left | LSL | | Logical Shift Right | LSR | | Arithmetic Shift Right | ASR | | Test for Negative or Zero | TST | ## **ธ.า.**ง Branch Instructions This set of instructions branches if a particular condition is met; otherwise, no operation is performed. Branch instructions are two-byte instructions. Refer to the following list for branch instructions. | Function | Mnemonic | |---------------------------------------|----------| | Branch Always | BRA | | Branch Never | BRN | | Branch if Higher | ВНІ | | Branch if Lower or Same | BLS | | Branch if Carry Clear | BCC | | Branch if Higher or Same | BHS | | Branch if Carry Set | BCS | | Branch if Lower | BLO | | Branch if Not Equal | BNE | | Branch if Equal | BEQ | | Branch if Half Carry Clear | внсс | | Branch if Half Carry Set | BHCS | | Branch if Plus | BPL | | Branch if Minus | вмі | | Branch if Interrupt Mask Bit is Clear | вмс | | Branch if Interrupt Mask Bit is Set | BMS | | Branch if Interrupt Line is Low | BIL | | Branch if Interrupt Line is High | BIH | | Branch to Subroutine | BSR | # 3it Manipulation Instructions Semiconductor, Inc. The MCU is capable of setting or clearing any writable bit which resides in the first 256 bytes of the memory space where all port registers, port DDRs, timer, timer control, and on-chip RAM reside. An additional feature allows the software to test and branch on the state of any bit within these 256 locations. The bit set, bit clear, and bit test branch functions are all implemented with a single instruction. For test and branch instructions, the value of the bit tested is also placed in the carry bit of the condition code register. Refer to the following list for bit manipulation instructions. | Function | Mnemonic | |--------------------------|-------------------| | Branch if Bit n is Set | BRSET n (n = 0 7) | | Branch if Bit n is Clear | BRCLR n (n = 0 7) | | Set Bit n | BSET n (n = 0 7) | | Clear Bit n | BCLR n (n=07) | ## 5.1.5 Control Instructions These instructions are register reference instructions and are used to control processor operation during program execution. Refer to the following list for control instructions. | Function | Mnemonic | |--------------------------|----------| | Transfer A to X | TAX | | Transfer X to A | TXA | | Set Carry Bit | SEC | | Clear Carry Bit | CLC | | Set Interrupt Mask Bit | SEI | | Clear Interrupt Mask Bit | CLI | | Software Interrupt | SWI | | Return from Subroutine | RTS | | Return from Interrupt | RTI | | Reset Stack Pointer | RSP | | No-Operation | NOP | | Stop | STOP | | Wait | WAIT | # Freescale Semiconductor, Inc. Opcode Map Summary Table 5-2 is an opcode map for the instructions used on the MCU. ## 5.2 ADDRESSING MODES The MCU uses ten different addressing modes to provide the programmer with an opportunity to optimize the code for all situations. The various indexed addressing modes make it possible to locate data tables, code conversion tables, and scaling tables anywhere in the memory space. Short indexed accesses are single-byte instructions; the longest instructions (three bytes) permit accessing tables throughout memory. Short and long absolute addressing is also included. One- or two-byte direct addressing instructions access all data bytes in most applications. Extended addressing permits jump instructions to reach all memory. The term "effective address" (EA) is used in describing the various addressing modes. Effective address is defined as the address from which the argument for an instruction is fetched or stored. ## 5.2.1 Immediate In the immediate addressing mode, the operand is contained in the byte immediately following the opcode. The immediate addressing mode is used to access constants that do not change during program execution (e.g., a constant used to initialize a loop counter). ## 5.2.2 Direct In the direct addressing mode, the effective address of the argument is contained in a single byte following the opcode byte. Direct addressing allows the user to directly address the lowest 256 bytes in memory with a single two-byte instruction. ## 5.2.3 Extended In the extended addressing mode, the effective address of the argument is contained in the two bytes following the opcode byte. Instructions with extended addressing mode are capable of referencing arguments anywhere in memory with a single three-byte instruction. When using the Motorola assembler, the user need not specify whether an instruction uses direct or extended addressing. The assembler automatically selects the shortest form of the instruction. # Freescale Semiconductor, Inc. Table 5-2. Opcode Map | | | Low | 9 | = | 0 | | 0 | Fr | 22 | SC 2 | ıle | Sa | mi | COL | du | ct | D <b>r</b> º | lno | |-------------------|----------|------------------|------------------|----------------|-------------------|-------------------|----------------|----------------|-------------------|----------------|----------------|-----------------|--------------------------------------------|----------------|-------------------|----------------|-----------------------------|----------------| | <u> </u> | <u> </u> | Į≢ | 3 0 0000 XI | 3 J | 3 2<br>IX 0010 | 3<br>3<br>IX 0011 | 3 4<br>IX 0100 | 3 90 XI | ۳ <u>×</u> | 4 X | ε × | ь х | ω X | e × | 2 X | د × | ω X | 4 × | | | × | F<br>1111 | SUB | CMP | SBC | CPX | AND | BIT | LDA | STA | EOR | ADC | ORA | ADD 1 | JMP | JSR | T LDX | STX | | | ١X١ | <b>E</b><br>1110 | SUB 1X1 | CMP 4 | SBC 4 | CPX 4 | AND 4 | BIT 4 | LDA 4 | STA 51X1 | EOR 4 | ADC 4 | ORA 4 | ADD 1X1 | JMP 3 | JSR 6 | LDX 4 | STX 51XIX | | emory | IX2 | D<br>1101 | SUB 5 | CMP 5 | SBC 5 | CPX 5 | AND 5 | BIT 5 | LDA 5 | STA 6 | EOR 5 | ADC 5 | ORA 5 | ADD 5 | JMP 4 | JSR 7 | LDX 5 | STX 6 | | Register/Memory | EXT | C<br>1100 | SUB EXT 3 | CMP 4 EXT 3 | SBC 4 EXT 3 | CPX 4 EXT 3 | AND EXT 3 | BIT 4 | LDA EXT 3 | STA EXT 3 | EOR EXT 3 | ADC 4 | ORA EXT 3 | ADD EXT 3 | JMP EXT 3 | JSR 6<br>EXT 3 | LDX 4<br>EXT 3 | STX EXT 3 | | | DIR | B<br>1011 | SUB 3 | CMP 3 | SBC 3 | CPX 3 | AND DIR 3 | BIT 3 | LDA OIR 3 | STA 4 | EOR 3 | ADC 3 | ORA 3 | ADD 3 | JMP 2 BIR 3 | JSR 5<br>DIR 3 | LDX 3 | STX 4 | | | IMM | <b>A</b><br>1010 | SUB 12 | CMP 2 | SBC 2 IMM 2 | CPX 2 | AND 2 | BIT 2 | LDA 12 | 2 | EOR 2 | ADC 1 | ORA 10 10 10 10 10 10 10 10 10 10 10 10 10 | ADD 12 IMM 2 | 2 | BSR 6 | LDX 2 | 2 | | 0 | IN | 9<br>1001 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | TAX INH | CLC 2 | SEC 2 | CLI NH 2 | SEI 2 | RSP INH | NOP 2 | 2 | TXA 2 | | Control | INH | 8<br>1000 | RTI 9 | RTS 6 | | SWI 10 | | | | | - | 1 | 1 | - | 1 | 1 | STOP 2 | WAIT 2 | | | × | 7,110 | NEG 5 | - | | COM 5 | LSR 5 | | ROR 5 | ASR 5 | rst s | ROL 5 | DEC 5 | | INC 5 | 4 TST x | - | CLR 5 | | | IX1 | <b>6</b><br>0110 | NEG 6 | | | COM 6 | LSR 6 | | ROR 6 | ASR 6 | LSL 6 | ROL 6 | DEC 6 | | INC 6 | TST 1XI | | CLR 6 | | Read-Modify-Write | INH. | 5<br>0101 | NEGX 3 | | | COMX 3 | LSRX 3 | | RORX 3 | ASRX INH 2 | LSLX 3 | ROLX NH 2 | DECX 3 | | INCX 3 | TSTX 3 | | CLRX 3 | | Read | INH | 4<br>0100 | NEGA INH 1 | | MUL INH | COMA 3 | LSRA inh 1 | | RORA INH 1 | ASRA INH 1 | LSLA 3 | ROLA INH 1 | DECA INH 1 | | INCA 3 | TSTA 1 | | CLRA INH 1 | | | DIR | 3<br>0011 | NEG 5 | | - | COM 5 | LSR 501R 1 | | ROR DIR 1 | ASR 5 | LSL 5 | ROL DIR 1 | DEC 5 | | INC 5 | TST 4 | | CLR 5 | | Branch | REL | 2<br>0010 | BRA REL 2 | BRN REL | BHI REL | BLS 3 | BCC 3 | BCS REL | BNE REL 2 | BEO 3 | BHCC 3 | BHCS REL 2 | BPL 3 | BMI REL | BMC 3 | BMS REL 2 | BIL 3 | BIH REL 2 | | ulation | BSC | 1 0001 | BSET0 5<br>BSC 2 | BCLR0<br>BSC 2 | BSET1 8SC 2 | BCLR1<br>BSC 2 | BSET2 8SC 2 | BCLR2<br>BSC 2 | BSET3 8SC 2 | BCLR3<br>BSC 2 | BSET4 BSC 2 | BCLR4<br>BSC 2 | BSET5 5 8SC 2 | BCLR5<br>BSC 2 | BSET6 8SC 2 | BCLR6<br>BSC 2 | BSET7 <sup>5</sup><br>BSC 2 | BCLR7<br>BSC 2 | | Bit Manipulation | BTB | 0000 | BRSETO 5 | BRCLR0 8TB 2 | BRSET1<br>3 BTB 2 | BRCLR1 5 | BRSET2 5 | BRCLR2 5 | BRSET3<br>3 BTB 2 | BRCLR3 | BRSET4 3 BTB 2 | BRCLR4<br>8TB 2 | BRSET5 | BRCLR5 | BRSET6<br>8 BTB 2 | BRCLR6 | BRSET7 | BRCLR7 BTB 2 | | | | H HON | 0000 | 0001 | 2<br>0010 | 3 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 9001 | A<br>1010 | 1011 3 | C<br>1100 | D 1011 | 1110 3 | 1111 | | | | LEGEND | | |----------|-------|--------|----------------| | | | Γ. | OPCODE IN | | | 1111 | | - HEXADECIMAL | | | | | OPCODE IN | | MNEMONIC | BNS ▲ | 0000 | BINAHY | | BYTES — | - | ΙX | | | | \ | | | | CYCLES | | | - Address Mode | | Relative | Bit Set/Clear | Bit Test and Branch | Indexed (No Offset) | Indexed, 1 Byte (8-Bit) Offset | Indexed, 2 Byte (16-Bit) Offset | |----------|---------------|---------------------|---------------------|--------------------------------|---------------------------------| | REL | BSC | ВТВ | × | Ξ | IX2 | | Inherent | Accumulator | Index Register | Immediate | Direct | Extended | | N | ∢ | × | Σ<br>Σ | DIR | EXT | | REL | BSC | ВТВ | × | Ξ | | |----------|-------------|----------------|-----------|--------|-------| | Inherent | Accumulator | Index Register | Immediate | Direct | 7 . 7 | | I<br>N | ∢ | × | Σ | DIR | - | ## o.z.4 Relative The relative addressing mode is only used in branch instructions. In relative addressing, the contents of the 8-bit signed offset byte (which is the last byte of the instruction) is added to the PC if, and only if, the branch conditions are true. Otherwise, control proceeds to the next instruction. The span of relative addressing is from -128 to +124 from the address of the next opcode. The programmer need not calculate the offset when using the Motorola assembler, since it calculates the proper offset and checks to see that it is within the span of the branch. ## 5.2.5 Indexed, No Offset In the indexed, no offset addressing mode, the effective address of the argument is contained in the 8-bit index register. This addressing mode can access the first 256 memory locations. These instructions are only one byte long. This mode is often used to move a pointer through a table or to hold the address of a frequently referenced RAM or I/O location. ment is contained in the 8-the first 256 memory loc. This mode is often used address of a frequently respectively. 5.2.6 Indexed, 8-Bit Offset In the indexed, 8-bit offset of the contents of the unfollowing the opcode. The element in an nelement ically be in X with the add As such, tables may begin and could extend as far as In the indexed, 8-bit offset addressing mode, the effective address is the sum of the contents of the unsigned 8-bit index register and the unsigned byte following the opcode. The addressing mode is useful for selecting the Kth element in an n element table. With this two-byte instruction, K would typically be in X with the address of the beginning of the table in the instruction. As such, tables may begin anywhere within the first 256 addressable locations and could extend as far as location 510. \$1FE is the last location which can be accessed in this way. ## 5.2.7 Indexed, 16-Bit Offset In the indexed, 16-bit offset addressing mode, the effective address is the sum of the contents of the unsigned 8-bit index register and the two unsigned bytes following the opcode. This addressing mode can be used in a manner similar to indexed, 8-bit offset except that this three-byte instruction allows tables to be anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. ## 5.2.8 Bit Set/Clear In the bit set/clear addressing mode, the bit to be set or cleared is part of the opcode, and the byte following the opcode specifies the direct address of e byte in which the specified bit is to be set or cleared. Any read/write bit the first 256 locations of memory, including I/O, can be selectively set or cleared with a single two-byte instruction. ## 5.2.9 Bit Test and Branch The bit test and branch addressing mode is a combination of direct addressing and relative addressing. The bit that is to be tested and its condition (set or clear), is included in the opcode. The address of the byte to be tested is in the single byte immediately following the opcode byte. The signed relative 8-bit offset in the third byte is added to the PC if the specified bit is set or cleared in the specified memory location. This single three-byte instruction allows the program to branch based on the condition of any readable bit in the first 256 locations of memory. The span of branching is from -128 to + 127 from the address of the next opcode. The state of the tested bit is also transferred to the carry bit of the condition code register. In the inherent the instruction index register other argum long. In the inherent addressing mode, all the information necessary to execute the instruction is contained in the opcode. Operations specifying only the index register and/or accumulator as well as the control instructions with no other arguments are included in this mode. These instructions are one byte ## **SECTION 6 ELECTRICAL SPECIFICATIONS** This section contains the electrical specifications and associated timing information for the MC68HC05J1. ## 6.1 MAXIMUM RATINGS (Voltages referenced to VSS) | | Rating | Symbol | Value | Unit | |---------|---------------------------------------------------------------------|------------------|------------------------------------------------------------|------| | | Supply Voltage | $V_{DD}$ | -0.3 to +7.0 | V | | 9 | Input Voltage | V <sub>in</sub> | $V_{SS} = 0.3 \text{ to}$ $V_{DD} + 0.3$ | V | | | Self-Check Mode (IRQ Pin Only) | V <sub>in</sub> | $V_{SS} - 0.3 \text{ to} $<br>2 × $V_{DD} + 0.3$ | V | | tor | Current Drain Per Pin Excluding VDD and VSS | 1 | 25 | mA | | nductor | Operating Temperature Range<br>MC68HC05J1P, DW<br>MC68HC05J1CP, CDW | TA | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>-40 to +85 | °C | | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | 6.2 - | THERMAL CHARACTERIS | STICS | | | | S | Characteristic | Symbol | Value | Unit | | (1) | Thermal Resistance | RAIA | | °C/W | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this highimpedance circuit. For proper operation, it is recommended that V<sub>in</sub> and V<sub>out</sub> be constrained to the range VSS ≤ (Vin or V<sub>out</sub>) ≤ V<sub>DD</sub>. Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (e.g., either VSS or VDD). | Characteristic | Symbol | Value | Unit | |---------------------------------------|-------------------|----------|------| | Thermal Resistance<br>Plastic<br>SOIC | R <sub>Ø</sub> JA | 60<br>60 | °C/W | | V <sub>DD</sub> = 3.0 V | | | | | | | |-------------------------|----------|---------|-------|--|--|--| | Pins | R1 | R2 | С | | | | | PA7-PA0,<br>PB5-PB0 | 10.91 kΩ | 6.32 kΩ | 50 pF | | | | Figure 6-1. Equivalent Test Load # WER CONSIDERATIONS The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from: $$T_{J} = T_{A} + (P_{D} \cdot R_{\theta J A}) \tag{1}$$ where: $T_A$ = Ambient Temperature, °C $R_{\theta JA}$ = Package Thermal Resistance, Junction-to-Ambient, °C/W $P_D = P_{INT} + P_{I/O}$ $P_{INT} = I_{DD} \times V_{DD}$ , Watts — Chip Internal Power P<sub>I/O</sub> = Power Dissipation on Input and Output Pins — User Determined For most applications $P_{I/O} < P_{INT}$ and can be neglected. The following is an approximate relationship between PD and TJ (if PI/O is neglected): $$P_D = K \div (T_J + 273^{\circ}C)$$ (2) Solving equations (1) and (2) for K gives: $$K = P_D \cdot (T_A + 273^{\circ}C) + R_{\theta J} A \cdot P_D^2$$ (3) where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring P<sub>D</sub> (at equilibrium) for a known T<sub>A</sub>. Using this value of K, the values of P<sub>D</sub> and T<sub>J</sub> can be obtained by solving equations (1) and (2) iteratively for any value of T<sub>A</sub>. ## 0.4 DC ELECTRICAL CHARACTERISTICS $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H, \text{ unless otherwise noted})$ | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------|-------------------|---------------------|----------------| | Output Voltage, I <sub>Load</sub> ≤10.0 μA | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> – 0.1 | _ | 0.1<br>— | V | | Output High Voltage (see Figure 6-2)<br>(I <sub>Load</sub> = -0.8 mA) PA7-PA0, PB5-PB0 | Voн | V <sub>DD</sub> – 0.8 | | | V | | Output Low Voltage (see Figure 6-3)<br>(I <sub>Load</sub> = 1.6 mA) PA7–PA0, PB5–PB0 | V <sub>OL</sub> | | <del></del> | 0.4 | V | | Input High Voltage<br>PA7-PA0, PB5-PB0, IRQ, RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input Low Voltage<br>PA7-PA0, PB5-PB0, IRQ, RESET, OSC1 | V <sub>IL</sub> | VSS | | $0.2 \times V_{DD}$ | V | | Data Retention Mode (0° to 70°C) | V <sub>RM</sub> | 2.0 | | _ | ٧ | | Supply Current (see Notes) Run (see Figures 6-4 and 6-5) Wait (see Figures 6-4 and 6-5) Stop (see Figure 6-5) 25°C | IDD | | 2.5<br>1.2<br>2.0 | 5.0<br>2.75<br>30 | mA<br>mA<br>μA | | – 40° to 85°C | | | | 100 | μA | | I/O Ports Hi-Z Leakage Current<br>PA7–PA0, PB5–PB0 | IιL | _ | | ± 10 | μΑ | | Input Current<br>RESET, IRQ, OSC1 | l <sub>in</sub> | | | ±1 | μΑ | | Capacitance Ports (as Input or Output) RESET, IRO | C <sub>out</sub><br>C <sub>in</sub> | _<br>_ | _ | 12<br>8 | pF | - 1. Typical values at midpoint of voltage range, 25°C only. - 2. Run (Operating) IDD, Wait IDD: Measured using external square wave clock source (fosc = 4.2 MHz), all inputs 0.2 V from rail; no dc loads, less than 50 pF on all outputs, $C_L = 20$ pF on OSC2. - 3. Wait, Stop IDD: All ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} 0.2 \text{ V}$ . - 4. Stop IDD measured with OSC1 = VSS. - 5. Standard temperature range is 0° to 70°C. - 6. Wait IDD is affected linearly by the OSC2 capacitance. ## **6.5 DC ELECTRICAL CHARACTERISTICS** $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = T_L \text{ to } T_H, \text{ unless otherwise noted})$ | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------|-------------------|------------------------|----------------------| | Output Voltage, I <sub>Load</sub> ≤10.0 μA | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> – 0.1 | _ | 0.1<br>— | V | | Output High Voltage (see Figure 6-2)<br>(I <sub>Load</sub> = -0.2 mA) PA7-PA0, PB5-PB0 | V <sub>OH</sub> | V <sub>DD</sub> – 0.3 | <del></del> | _ | ٧ | | Output Low Voltage (see Figure 6-3)<br>(I <sub>Load</sub> = 0.4 mA) PA7-PA0, PB5-PB0 | V <sub>OL</sub> | _ | _ | 0.3 | V | | Input High Voltage<br>PA7-PA0, PB5-PB0, IRQ, RESET, OSC1 | VIH | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input Low Voltage<br>PA7-PA0, PB5-PB0, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | | $0.2 \times V_{DD}$ | V | | Data Retention Mode (0° to 70°C) | V <sub>RM</sub> | 2.0 | _ | _ | V | | Supply Current (see Notes) Run (see Figures 6-4 and 6-6) Wait (see Figures 6-4 and 6-6) Stop (see Figure 6-6) 25°C -40° to +85°C | IDD | _<br>_ | 0.7<br>0.5<br>1.0 | 2.5<br>1.0<br>20<br>50 | mA<br>mA<br>μA<br>μA | | I/O Ports Hi-Z Leakage Current<br>PA7-PA0, PB5-PB0 | ηL | | | ± 10 | μΑ | | Input Current<br>RESET, IRQ, OSC1 | l <sub>in</sub> | _ | | ± 1 | μΑ | | Capacitance Ports (as Input or Output) RESET, IRO | C <sub>out</sub><br>C <sub>in</sub> | | | 12<br>8 | pF | ## NOTES: - 1. Typical values at midpoint of voltage range, 25°C only. - 2. Run (Operating) Ipp, Wait Ipp: Measured using external square wave clock source (f<sub>OSC</sub> = 2.0 MHz), all inputs 0.2 V from rail; no dc loads, less than 50 pF on all outputs, C<sub>L</sub> = 20 pF on OSC2. - 3. Wait, Stop IDD: All ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD} 0.2 \text{ V}$ . - 4. Stop IDD measured with OSC1 = VSS. - 5. Standard temperature range is 0° to 70°C. - 6. Wait IDD is affected linearly by the OSC2 capacitance. <sup>\*</sup> At $V_{DD}$ = 5.0 V, devices are specified and tested for $(V_{DD} - V_{OH}) \le 800 \text{ mV} @ I_{OH} = -0.8 \text{ mA}.$ Shaded area indicates variation in driver characteristics due to changes in temperature and for normal processing tolerances. Within the limited range of values shown, V vs. I curves are approximately straight lines. Figure 6-2. Typical High Side Driver Characteristics <sup>\*</sup> At $V_{DD}$ = 5.0 V, devices are specified and tested for $V_{OL} \le 400$ mV @ I $_{OL}$ = 1.6 mA. Shaded area indicates variation in driver characteristics due to changes in temperature and for normal processing tolerances. Within the limited range of values shown, V vs. I curves are approximately straight lines. Figure 6-3. Typical Low Side Driver Characteristics <sup>\*</sup> At $V_{DD} = 3.3$ V, devices are specified and tested for $(V_{DD} - V_{OH}) \le 300$ mV @ I $_{OH} = -0.2$ mA. <sup>\*</sup> At $V_{DD}$ = 3.3 V, devices are specified and tested for $V_{OL}$ ≤ 300 mV @ I $_{OL}$ = 0.4 mA. Figure 6-4. Typical Supply Current vs. Internal Clock Frequency NOTE: Maximum STOP IDD = 100 $\mu$ A when VDD = 5 V. NOTE: Maximum STOP IDD = 50 $\mu\text{A}$ when VDD = 3.3 V. Figure 6-5. Maximum Supply Current vs. Internal Clock Frequency # )NTROL TIMING (√5reescale: Semiconductor,⊤Inc. | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|-------------------|------------------| | Frequency of Operation<br>Crystal Option<br>External Clock Option<br>RC Option | fosc | <br>dc<br> | 4.2<br>4.2<br>4.2 | MHz | | Internal Operating Frequency<br>Crystal (f <sub>OSC</sub> ÷ 2)<br>External Clock (f <sub>OSC</sub> ÷ 2)<br>RC Option (f <sub>OSC</sub> ÷ 2) | fop. | <br>dc<br> | 2.1<br>2.1<br>2.1 | MHz | | Cycle Time (see Figure 6-8) | t <sub>cyc</sub> | 476 | _ | ns | | RESET Pulse Width (see Figure 6-8) | t <sub>RL</sub> | 1.5 | _ | tcyc | | Timer Resolution** | tRESL | 4.0 | | t <sub>cyc</sub> | | Interrupt Pulse Width Low (Edge-Triggered) (see Figure 3-4) | tILIH | 125 | _ | ns | | Interrupt Pulse Period (see Figure 3-4) | tiLiL | * | _ | t <sub>cyc</sub> | | OSC1 Pulse Width | tOH, tOL | 200 | | ns | <sup>\*</sup>The minimum period t<sub>|L|L|</sub> should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 $t_{\rm cyc}$ . Since a 2-bit prescaler in the timer must count four internal cycles ( $t_{CVC}$ ), this is the limiting minimum factor in determining the timer resolution. Figure 6-6. External Interrupt Mode Diagram ## )NTROL TIMING (Freescale Semiconductor, Inc. | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|-------------------|------------------| | Frequency of Operation<br>Crystal Option<br>External Clock Option<br>RC Option | fosc | —<br>dc<br>— | 2.0<br>2.0<br>2.0 | MHz | | Internal Operating Frequency<br>Crystal (f <sub>osc</sub> · 2)<br>External Clock (f <sub>osc</sub> · 2)<br>RC Option (f <sub>osc</sub> · 2) | f <sub>op</sub> | —<br>dc<br>— | 1.0<br>1.0<br>1.0 | MHz | | Cycle Time (see Figure 6-8) | t <sub>cyc</sub> | 1000 | | ns | | RESET Pulse Width — Excluding Powerup (see Figure 6-8) | tRL | 1.5 | | t <sub>cyc</sub> | | Timer Resolution** | <sup>t</sup> RESL | 4.0 | | t <sub>cyc</sub> | | Interrupt Pulse Width Low (Edge-Triggered) (see Figure 3-3) | tILIH | 250 | | ns | | Interrupt Pulse Period (see Figure 3-3) | tILIL | * | _ | t <sub>cyc</sub> | | OSC1 Pulse Width | tOH, tOL | 400 | | ns | <sup>\*</sup>The minimum period till should not be less than the number of cycle times it takes to execute the interrupt service routine plus 19 t<sub>cyc</sub>. Since a 2-bit prescaler in the timer must count four internal cycles (t<sub>cyc</sub>), this is the limiting minimum factor in determining the timer resolution. - 2. IRQ pin edge-sensitive mask option. - 3. IRQ pin level- and edge-sensitive mask option. - 4. RESET vector address shown for timing example. Figure 6-7. Stop Recovery Timing Diagram ## NOTES: - 1. Internal clock, internal address bus, and internal data bus signals are not available externally. - 2. An internal POR reset is triggered as $V_{DD}$ rises through a threshold (typically 1-2 V). Figure 6-8. Power-On Reset - 1. Internal clock, internal address bus, and internal data bus signals are not available externally. - 2. The next rising edge of the internal processor clock after the rising edge of RESET initiates the reset sequence. Figure 6-9. External Reset Sequence # SECTION 7 MECHANICAL DATA This section provides package dimensions for the MC68HC05J1. ## 7.1 MECHANICAL OPTION INFORMATION The following table provides ordering information pertaining to the package type, temperature, and MC order numbers for the MC68HC05J1 device. | Package Type | Temperature | MC Order Number | |--------------------------------------|--------------------------------|-------------------------------| | Plastic<br>(P Suffix)<br>(CP Suffix) | 0°C to +70°C<br>-40°C to +85°C | MC68HC05J1P<br>MC68HC05J1CP | | SOIC<br>(DW Suffix)<br>(CDW Suffix) | 0°C to +70°C<br>-40°C to +85°C | MC68HC05J1DW<br>MC68HC05J1CDW | # KAGE DIMENSIONS Freescale Semiconductor, Inc. PLASTIC DIP CASE 738-03 ## NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: INCH. - 3. DIMENSION "L" TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION "B" DOES NOT INCLUDE MOLD FLASH. | | MILLIN | IETERS | INCHES | | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 25.66 | 27.17 | 1.010 | 1.070 | | В | 6.10 | 6.60 | 0.240 | 0.260 | | С | 3.81 | 4.57 | 0.150 | 0.180 | | D | 0.39 | 0.55 | 0.015 | 0.022 | | E | 1.27 BSC | | 0.050 | BSC | | F | 1.27 | 1.77 | 0.050 | 0.070 | | G | 2.54 | BSC | 0.100 | BSC | | J | 0.21 | 0.38 | 0.008 | 0.015 | | K | 2.80 | 3.55 | 0.110 | 0.140 | | L | 7.62 | BSC | 0.300 BSC | | | M | 0° | 15° | 0° | 15° | | N | 0.51 | 1.01 | 0.020 | 0.040 | SOIC CASE 751D-03 - NOTES 1. DIMENSIONS "A" AND "B" ARE DATUMS AND "T" IS A DATUM SURFACE. - 2. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M 1982. - 3. CONTROLLING DIM: MILLIMETER. - 4. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - 5. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - 751D-01, AND 02 OBSOLETE, NEW STANDARD 751D-03. | | MILLIM | ETERS | INC | HES | |-----|----------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 BSC | | 0.050 | BSC | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0 | 7 | 0 | 7 | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | # KAGE DIMENSIONS Semiconductor, Inc. PLASTIC DIP CASE 738-03 ## NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: INCH. - 3. DIMENSION "L" TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION "B" DOES NOT INCLUDE MOLD FLASH. | | MILLIN | IETERS | INCHES | | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 25.66 | 27.17 | 1.010 | 1.070 | | В | 6.10 | 6.60 | 0.240 | 0.260 | | С | 3.81 | 4.57 | 0.150 | 0.180 | | D | 0.39 | 0.55 | 0.015 | 0.022 | | E | 1.27 | BSC | 0.050 BSC | | | F | 1.27 | 1.77 | 0.050 | 0.070 | | G | 2.54 | BSC | 0.100 | BSC | | J | 0.21 | 0.38 | 0.008 | 0.015 | | K | 2.80 | 3.55 | 0.110 | 0.140 | | L | 7.62 | BSC | 0.300 BSC | | | M | 0° | 15° | 0° | 15° | | N | 0.51 | 1.01 | 0.020 | 0.040 | SOIC CASE 751D-03 ## NOTES - 1. DIMENSIONS "A" AND "B" ARE DATUMS AND "T" IS A DATUM SURFACE. - 2. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M 1982. - 3. CONTROLLING DIM: MILLIMETER. - 4. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - 5. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - 751D-01, AND 02 OBSOLETE, NEW STANDARD 751D-03. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | O | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 BSC | | 0.050 BSC | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0 | 7 | 0 | 7 | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | # SECTION 8 ORDERING INFORMATION This section contains instructions for ordering custom-masked ROM MCUs. ## 8.1 MCU ORDERING FORMS To initiate an order for a ROM-based MCU, first obtain the current ordering form for the MCU from a Motorola representative. Submit the following items when ordering MCUs: - A current MCU ordering form that is completely filled out (Contact your Motorola sales office for assistance.) - A copy of the customer specification if the customer specification deviates from the Motorola specification for the MCU - Customer's application program on one of the media listed in 8.2 Application Program Media The current MCU ordering from is also available through the Motorola Freeware Bulletin Board Service (BBS). The number is (512) 891-FREE. After making the connection, type bbs in lowercase letters and press the return key to start the BBS software. ## 8.2 APPLICATION PROGRAM MEDIA Please deliver the application program to Motorola in one of the following media: - Macintosh® 1 3-1/2" diskette (double-sided 800K or double-sided high-density 1.4M) - MS-DOS®<sup>2</sup> or PC-DOS®<sup>3</sup> 3-1/2" (double-sided 720K or double-sided high-density 1.44M) diskette - MS-DOS® or PC-DOS® 5-1/4" (double-sided double-density 360K or double-sided high-density 1.2M) diskette - EPROM(s) 2716, 2732, 2764, 27128, 27256, 27512 (depending on the size of the memory map of the MCU) Use positive logic for data and addresses. ## 8.2.1 Diskettes If submitting the applications program on a diskette, clearly label the diskette with the following information: - Customer name - Customer part number - Project or product name - Filename of object code - Date - Operating system that formatted diskette - Formatted capacity of diskette On diskettes, the application program must be in Motorola's S-record format, a character-based object file format generated by M6805 cross assemblers and linkers. Go to: www.freescale.com <sup>&</sup>lt;sup>1</sup>Macintosh is a registered trademark of Apple Computer, Inc. <sup>&</sup>lt;sup>2</sup>MS-DOS is a registered trademark of Microsoft, Inc. <sup>&</sup>lt;sup>3</sup>PC-DOS is a registered trademark of International Business Machines Corporation. Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM locations or leave all non-user ROM locations blank. See the current MCU ordering form for additional requirements. If the memory map has two user ROM areas with the same addresses, then write the two areas in separate files on the diskette. Label the diskette with both filenames. In addition to the object code, a file containing the source code can be included. Motorola keeps this code confidential and uses it only to expedite ROM pattern generation in case of any difficulty with the object code. Label the diskette with the filename of the source code. If submitting the application program in an EPROM, clearly label the EPROM with the following information: - Customer name - Customer part number - Checksum - Project or product name ## NOTE Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user **ROM locations.** See the current MCU ordering form for additional requirements. Submit the application program in one EPROM large enough to contain the entire memory map. If the memory map has two user ROM areas with the same addresses, then write the two areas on separate EPROMs. Label the EPROMs with the addresses they contain. Pack EPROMs securely in a conductive IC carrier for shipment. Do not use Styrofoam. The primary use for the on-chip ROM is to hold the customer's application program. The customer develops and debugs the application program and then submits his MCU order along with his application program. Motorola inputs the customer's application program code into a computer program that generates a listing verify file. The listing verify file represents the memory map of the MCU. The listing verify file contains the user ROM code and may also contain non-user ROM code, such as self-check code. Motorola sends the customer a computer printout of the listing verify file along with a listing verify form. To aid the customer in checking the listing verify file, Motorola will program the listing verify file into **customer-supplied** blank EPROMs or preformatted Macintosh or DOS disks. All original pattern media are filed for contractual purposes and are not returned. Check the listing verify file thoroughly, then complete and sign the listing verify form and return the listing verify form to Motorola. The signed listing verify form constitutes the contractual agreement for the creation of the custom mask. ## 8.4 RVUs (ROM VERIFICATION UNITS) After receiving the signed listing verify form, Motorola manufactures a custom photographic mask. The mask contains the customer's application program, and is used to process silicon wafers. The application program cannot be changed after the manufacture of the mask begins. Motorola then produces ten MCUs, called RVUs, and sends the RVUs to the customer. RVUs are usually packaged in unmarked ceramic and tested with 5 Vdc at room temperature. RVUs are not tested to environmental extremes because their sole purpose is to demonstrate that the customer's user ROM pattern was properly implemented. The ten RVUs are free of charge with the minimum order quantity but are not production parts. RVUs are not guaranteed by Motorola Quality Assurance. Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. > Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.