

SBAS110D - DECEMBER 1998 - REVISED AUGUST 2007

# Dual, 500kSPS, 12-Bit, 2 + 2 Channel, Simultaneous Sampling ANALOG-TO-DIGITAL CONVERTER

### **FEATURES**

- 4 INPUT CHANNELS
- FULLY DIFFERENTIAL INPUTS
- 2µs TOTAL THROUGHPUT PER CHANNEL
- NO MISSING CODES
- 1MHz EFFECTIVE SAMPLING RATE
- LOW POWER: 40mW
- SSI SERIAL INTERFACE
- OPERATING TEMPERATURE RANGE: -40°C to +125°C

### **APPLICATIONS**

- MOTOR CONTROL
- MULTI-AXIS POSITIONING SYSTEMS
- 3-PHASE POWER CONTROL

### DESCRIPTION

The ADS7861 is a dual, 12-bit, 500kSPS, Analog-to-Digital (A/D) converter with four fully differential input channels grouped into two pairs for high speed, simultaneous signal acquisition. Inputs to the sample-and-hold amplifiers are fully differential and are maintained differential to the input of the A/D converter. This provides excellent common-mode rejection of 80dB at 50kHz which is important in high noise environments.

The ADS7861 offers a high-speed, dual serial interface and control inputs to minimize software overhead. The output data for each channel is available as a 12-bit word. The ADS7861 is offered in both an SSOP-24 and a QFN-32 package and is fully specified over the -40°C to +125°C operating range.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### **ABSOLUTE MAXIMUM RATINGS**(1)

| Analog Inputs to AGND, Any Channel Input             |                            |
|------------------------------------------------------|----------------------------|
| Digital Inputs to DGND                               | $-0.3V$ to $(+V_D + 0.3V)$ |
| Ground Voltage Differences: AGND, DGND               | ±0.3V                      |
| Power Dissipation                                    | 325mW                      |
| Maximum Junction Temperature                         |                            |
| Operating Temperature RangeStorage Temperature Range |                            |

NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

# ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **TRUTH TABLE**

| МО | M1 | A0 | TWO-CHANNEL/FOUR-CHANNEL OPERATION | DATA ON SERIAL OUTPUTS | CHANNELS CONVERTED |
|----|----|----|------------------------------------|------------------------|--------------------|
| 0  | 0  | 0  | Two Channel                        | A and B                | A0, B0             |
| 0  | 0  | 1  | Two Channel                        | A and B                | A1, B1             |
| 0  | 1  | 0  | Two Channel                        | A Only                 | A0, B0             |
| 0  | 1  | 1  | Two Channel                        | A Only                 | A1, B1             |
| 1  | 0  | Х  | Four Channel                       | A and B                | Sequential         |
| 1  | 1  | Х  | Four Channel                       | A Only                 | Sequential         |

X = Don't Care.

#### **BASIC CIRCUIT CONFIGURATION**



# **ELECTRICAL CHARACTERISTICS**

Over recommended operating free-air temperature range at  $T_A = -40^{\circ}\text{C}$  to +125°C, + $V_A + V_D = +5\text{V}$ ,  $V_{REF} = \text{internal } +2.5\text{V}$ ,  $f_{CLK} = 8\text{MHz}$ , and  $f_{SAMPLE} = 500\text{kSPS}$ , unless otherwise noted.

|                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                              |                                    | ADS7861I,                                                                       | E                                                       | Α             | DS7861IB,                              | EB                              |                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|---------------|----------------------------------------|---------------------------------|-----------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                                                                       | CONDITIONS                                                                                                                                                                                                                                                                   | MIN                                | TYP                                                                             | MAX                                                     | MIN           | TYP                                    | MAX                             | UNITS                                                           |
| RESOLUTION                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                              |                                    |                                                                                 | 12                                                      |               |                                        | *                               | Bits                                                            |
| ANALOG INPUT Input Voltage Range-Bipolar Input Capacitance Input Leakage Current                                                                                                                                                                                                                | V <sub>CENTER</sub> = Internal V <sub>REF</sub> at 2.5V                                                                                                                                                                                                                      | -V <sub>REF</sub>                  | 15<br>±1                                                                        | +V <sub>REF</sub>                                       | *             | *                                      | *                               | V<br>pF<br>μA                                                   |
| SYSTEM PERFORMANCE No Missing Codes Integral Linearity Integral Linearity Match Differential Linearity Bipolar Offset Error  Bipolar Offset Error Match Positive Gain Error Positive Gain Error Match Negative Gain Error Match Common-Mode Rejection Ratio  Noise Power Supply Rejection Ratio | $T_A = -40^{\circ}\text{C}$ to +85°C<br>$T_A = -40^{\circ}\text{C}$ to +125°C<br>Referenced to REF <sub>IN</sub><br>Referenced to REF <sub>IN</sub><br>At DC<br>$V_{\text{IN}} = \pm 1.25 V_{\text{PP}}$ at 50kHz                                                            | 12                                 | ±0.75<br>0.5<br>±1<br>±0.5<br>±0.15<br>±0.15<br>±0.15<br>80<br>80<br>120<br>0.5 | ±2<br>±1<br>±3<br>±3.5<br>3<br>±0.75<br>2<br>±0.75<br>2 | *             | ±0.5  * ±0.5  *  ±0.10  ±0.10  *  *  * | ±1 * ±1 * * 2 ±0.50 1 ±0.50 1 * | Bits LSB LSB LSB LSB LSB LSB Sof FSR LSB dB dB  µVrms LSB       |
| SAMPLING DYNAMICS Conversion Time per A/D Acquisition Time Throughput Rate Aperture Delay Aperture Delay Matching Aperture Jitter Small-Signal Bandwidth                                                                                                                                        |                                                                                                                                                                                                                                                                              | 500                                | 1.625<br>0.375<br>3.5<br>100<br>50<br>40                                        |                                                         | *             | * * * * * *                            |                                 | μs<br>μs<br>kSPS<br>ns<br>ps<br>ps<br>MHz                       |
| DYNAMIC CHARACTERISTICS (V <sub>IN</sub> Total Harmonic Distortion  SINAD Spurious Free Dynamic Range  Channel-to-Channel Isolation                                                                                                                                                             | $T_{A} = \pm 2.5V_{PP} \text{ at } 100\text{kHz})$ $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $T_{A} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ $T_{A} = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $T_{A} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 70<br>72<br>71                     |                                                                                 | -72<br>-71                                              | *<br>76<br>75 |                                        | -76<br>-75                      | dB<br>dB<br>dB<br>dB<br>dB                                      |
| VOLTAGE REFERENCE Internal Internal Drift Internal Noise Internal Source Current Internal Load Rejection Internal PSRR External Voltage Range Input Current Input Capacitance                                                                                                                   |                                                                                                                                                                                                                                                                              | 2.475                              | 2.5<br>±25<br>50<br>2<br>0.005<br>80<br>2.5<br>0.05<br>5                        | 2.525<br>2.6<br>1                                       | *             | * * * * * * * *                        | * *                             | V<br>ppm/°C<br>μV <sub>PP</sub><br>mA<br>mV/μA<br>dB<br>V<br>μA |
| DIGITAL INPUT/OUTPUT Logic Family Logic Levels: V <sub>IH</sub> V <sub>IL</sub> V <sub>OH</sub> V <sub>OL</sub> External Clock, Optional Data Format                                                                                                                                            | $I_{IH} = +5\mu A$ $I_{IL} = +5\mu A$ $I_{OH} = -0.5mA$ $I_{OL} = -0.5mA$                                                                                                                                                                                                    | 3.0<br>-0.3<br>3.5<br>0.2<br>Binar | CMOS<br>y Two's Co                                                              | +V <sub>DD</sub> + 0.3<br>1<br>0.4<br>8<br>mplement     | * * *         | *                                      | * * *                           | V<br>V<br>V<br>WHz                                              |
| POWER SUPPLY REQUIREMENTS Power Supply Voltage, +V Quiescent Current, +V <sub>A</sub> Power Dissipation                                                                                                                                                                                         | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                            | 4.75                               | 5<br>5<br>5<br>25<br>25                                                         | 5.25<br>8<br>8.5<br>40<br>42.5                          | *             | * * * * *                              | * * * * *                       | V<br>mA<br>mA<br>mW<br>mW                                       |

<sup>\*</sup> Specifications same as ADS7861I, ADS7861E.



#### **PIN CONFIGURATIONS**



#### **PIN DESCRIPTIONS**

| 1 29<br>2 1<br>3 2<br>4 3<br>5 4<br>6 5 | 2<br>3<br>4<br>5      | DGND<br>CH B1+<br>CH B1-<br>CH B0+<br>CH B0-<br>CH A1+ | Digital Ground. Connect directly to analog ground (pin 12).  Noninverting Input Channel B1  Inverting Input Channel B1  Noninverting Input Channel B0  Inverting Input Channel B0                                                                                                                                                                                                                                                                              |
|-----------------------------------------|-----------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2 1<br>3 2<br>4 3<br>5 4<br>6 5         | 1<br>2<br>3<br>4<br>5 | CH B1+<br>CH B1-<br>CH B0+<br>CH B0-                   | Noninverting Input Channel B1 Inverting Input Channel B1 Noninverting Input Channel B0                                                                                                                                                                                                                                                                                                                                                                         |
| 3 2<br>4 3<br>5 4<br>6 5                | 2<br>3<br>4<br>5      | CH B1-<br>CH B0+<br>CH B0-                             | Inverting Input Channel B1 Noninverting Input Channel B0                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4 3<br>5 4<br>6 5                       | 3<br>4<br>5           | CH B0+<br>CH B0-                                       | Noninverting Input Channel B0                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5 4<br>6 5                              | 4 5                   | CH B0-                                                 | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6 5                                     | 5                     |                                                        | Inverting Input Channel B()                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         | - 1                   | CH A1+ I                                               | ~ ·                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| / 1 6                                   | 6                     | I                                                      | Noninverting Input Channel A1                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| I 1                                     | _                     | CH A1-                                                 | Inverting Input Channel A1                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| · I                                     |                       | CH A0+                                                 | Noninverting Input Channel A0                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| · 1 ·                                   | 1                     | CH A0-                                                 | Inverting Input Channel A0                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                         | 9                     | REF <sub>IN</sub>                                      | Reference Input                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                         | - 1                   | REF <sub>OUT</sub>                                     | 2.5V Reference Output                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                         | 12                    | AGND                                                   | Analog Ground. Connect directly to digital ground (pin 1).                                                                                                                                                                                                                                                                                                                                                                                                     |
| 13 1                                    | 13                    | +V <sub>A</sub>                                        | Analog Power Supply, +5VDC. Connect directly to digital power supply (pin 24). Decouple to analog ground with a 0.1μF ceramic capacitor and a 10μF tantalum capacitor.                                                                                                                                                                                                                                                                                         |
| 14 10                                   | 16                    | M1                                                     | Selects between the Serial Outputs. When M1 is LOW, both Serial Output A and Serial Output B are selected for data transfer. When M1 is HIGH, Serial output A is configured for both Channel A data and Channel B data; Serial Output B goes into tri-state (i.e., high impedance).                                                                                                                                                                            |
| 15 1                                    | 17                    | MO                                                     | Selects between two-channel and four-channel operation. When M0 is LOW, two-channel operation is selected and operates in conjunction with A0. When A0 is HIGH, Channel A1 and Channel B1 are being converted. When A0 is LOW, Channel A0 and Channel B0 are being converted. When M0 is HIGH, four-channel operation is selected. In this mode, all four channels are converted in sequence starting with Channels A0 and B0, followed by Channels A1 and B1. |
| 16 18                                   | 18                    | A0                                                     | A0 operates in conjunction with M0. With M0 LOW and A0 HIGH, Channel A1 and Channel B1 are converted. With M0 LOW and A0 LOW, Channel A0 and Channel B0 are converted.                                                                                                                                                                                                                                                                                         |
| 17 19                                   | 19 (                  | CONVST                                                 | Convert Start. When CONVST switches from LOW to HIGH, the device switches from the sample to hold mode, independent of the status of the external clock.                                                                                                                                                                                                                                                                                                       |
| 18 20                                   | 20                    | RD                                                     | Synchronization Pulse for the Serial Output.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 19 2                                    | 21                    | CS                                                     | Chip Select. When LOW, the Serial Output A and Serial Output B outputs are active; when HIGH, the serial outputs are tri-stated.                                                                                                                                                                                                                                                                                                                               |
| 20 2:                                   | 22                    | CLOCK                                                  | An external CMOS-compatible clock can be applied to the CLOCK input to synchronize the conversion process to an external source. The CLOCK pin controls the sampling rate by the equation: $CLOCK = 16 \cdot f_{SAMPLE}$ .                                                                                                                                                                                                                                     |
| 21 23                                   | 23                    | BUSY                                                   | BUSY goes HIGH during a conversion and returns LOW after the third LSB has been transmitted on either the Serial A or Serial B output pin.                                                                                                                                                                                                                                                                                                                     |
| 22 24                                   |                       | SERIAL<br>DATA B                                       | The Serial Output data word is comprised of channel information and 12 bits of data. In operation, data is valid on the falling edge of DCLOCK for 16 edges after the rising edge of RD.                                                                                                                                                                                                                                                                       |
| 23 25                                   |                       | SERIAL<br>DATA A                                       | The Serial Output data word is comprised of channel information and 12 bits of data. In operation, data is valid on the falling edge of DCLOCK for 16 edges after the rising edge of RD. When M1 is HIGH, both Channel A data and Channel B data are available.                                                                                                                                                                                                |
| 24 2                                    | 27                    | +V <sub>D</sub>                                        | Digital Power Supply, +5VDC. Connect directly to pin 13. Must be $\leq$ +V <sub>A</sub> .                                                                                                                                                                                                                                                                                                                                                                      |



# TYPICAL CHARACTERISTICS

At  $T_A = +25^{\circ}C$ ,  $+V_A + V_D = +5V$ , and  $V_{REF} = internal +2.5V$ ,  $f_{CLK} = 8MHz$ ,  $f_{SAMPLE} = 500kSPS$ , unless otherwise noted.















# **TYPICAL CHARACTERISTICS (Cont.)**

At  $T_A = +25$ °C,  $+V_A + V_D = +5V$ , and  $V_{REF} = internal +2.5V$ ,  $f_{CLK} = 8MHz$ ,  $f_{SAMPLE} = 500kSPS$ , unless otherwise noted.















# **TYPICAL CHARACTERISTICS (Cont.)**

At  $T_A = +25^{\circ}C$ ,  $+V_A + V_D = +5V$ , and  $V_{REF} = internal +2.5V$ ,  $f_{CLK} = 8MHz$ ,  $f_{SAMPLE} = 500kSPS$ , unless otherwise noted.















### INTRODUCTION

The ADS7861 is a high-speed, low power, dual, 12-bit A/D converter that operates from a single +5V supply. The input channels are fully differential with a typical common-mode rejection of 80dB. The part contains dual, 2 $\mu$ s successive approximation ADCs, two differential sample-and-hold amplifiers, an internal +2.5V reference with REF<sub>IN</sub> and REF<sub>OUT</sub> pins and a high-speed parallel interface. The ADS7861 requires an external clock. In order to achieve the maximum throughput rate of 500kSPS, the master clock must be set at 8MHz. A minimum of 16 clock cycles are required for each 12-bit conversion.

There are four analog inputs that are grouped into two channels (A and B). Channel selection is controlled by the M0, M1 and A0 pins. Each channel has two inputs (A0 and A1 and B0 and B1) that can be sampled and converted simultaneously, thus preserving the relative phase information of the signals on both analog inputs. The part accepts an analog input voltage in the range of  $-V_{REF}$  to  $+V_{REF}$ , centered around the internal +2.5V reference. The part will also accept bipolar input ranges when a level shift circuit is used at the front end (see Figure 7).

All conversions are initiated on the ADS7861 by bringing the CONVST pin HIGH for a minimum of 15ns. CONVST HIGH places both sample-and-hold amplifiers in the hold state simultaneously and the conversion process is started on both channels. The RD pin can be connected to CONVST to simplify operation. Depending on the status of the M0, M1 and A0 pins, the ADS7861 will (a) operate in either two-channel or four-channel mode and (b) output data on both the Serial A and Serial B output or both channels can be transmitted on the A output only.

NOTE: See the Timing and Control section of this data sheet for more information.

#### **SAMPLE-AND-HOLD SECTION**

The sample-and-hold amplifiers on the ADS7861 allow the ADCs to accurately convert an input sine wave of full-scale amplitude to 12-bit accuracy. The input bandwidth of the sample-and-hold is greater than the Nyquist rate (Nyquist equals one-half of the sampling rate) of the ADC even when the ADC is operated at its maximum throughput rate of 500kSPS. The typical small-signal bandwidth of the sample-and-hold amplifiers is 40MHz.

Typical aperture delay time or the time it takes for the ADS7861 to switch from the sample to the hold mode following the CONVST pulse is 3.5ns. The average delta of repeated aperture delay values is typically 50ps (also known as aperture jitter). These specifications reflect the ability of the ADS7861 to capture AC input signals accurately at the exact same moment in time.

#### **REFERENCE**

Under normal operation, the  $REF_{OUT}$  pin should be directly connected to the  $REF_{IN}$  pin to provide an internal +2.5V reference to the ADS7861. The ADS7861 can operate, however, with an external reference in the range of 1.2V to 2.6V for a corresponding full-scale range of 2.4V to 5.2V.

The internal reference of the ADS7861 is double-buffered. If the internal reference is used to drive an external load, a buffer is provided between the reference and the load applied to pin 2 (the internal reference can typically source 2mA of current load—capacitance should not exceed 100pF). If an external reference is used, the second buffer provides isolation between the external reference and the CDAC. This buffer is also used to recharge all of the capacitors of both CDACs during conversion.

#### **ANALOG INPUT**

The analog input is bipolar and fully differential. There are two general methods of driving the analog input of the ADS7861: single-ended or differential (see Figures 1 and 2). When the input is single-ended, the –IN input is held at the common-mode voltage. The +IN input swings around the same common voltage and the peak-to-peak amplitude is the (common-mode +V $_{\rm REF}$ ) and the (common-mode –V $_{\rm REF}$ ). The value of V $_{\rm REF}$  determines the range over which the common-mode voltage may vary (see Figure 3).

When the input is differential, the amplitude of the input is the difference between the +IN and –IN input, or (+IN) – (–IN). The peak-to-peak amplitude of each input is  $\pm 1/2 V_{REF}$  around this common voltage. However, since the inputs are  $180^{\circ}$  out of phase, the peak-to-peak amplitude of the differential voltage is +V $_{REF}$  to –V $_{REF}$ . The value of  $V_{REF}$  also determines the range of the voltage that may be common to both inputs (see Figure 4).



FIGURE 1. Methods of Driving the ADS7861 Single-Ended or Differential.





FIGURE 2. Using the ADS7861 in the Single-Ended and Differential Input Modes.



FIGURE 3. Single-Ended Input: Common-Mode Voltage Range vs  $V_{REF}$ .

In each case, care should be taken to ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. Otherwise, this may result in offset error, gain error and linearity error which will change with both temperature and input voltage.

The input current on the analog inputs depend on a number of factors: sample rate, input voltage, and source impedance. Essentially, the current into the ADS7861 charges the internal capacitor array during the sampling period. After this



FIGURE 4. Differential Input: Common-Mode Voltage Range vs  $V_{REF}$ .

capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (15pF) to a 12-bit settling level within 2 clock cycles. When the converter goes into the hold mode, the input impedance is greater than  $1G\Omega$ .

Care must be taken regarding the absolute analog input voltage. The +IN input should always remain within the range of GND -300 mV to  $V_{DD}+0.3 \text{V}$ .



#### TRANSITION NOISE

Figure 5 shows a histogram plot for the ADS7861 following 8,000 conversions of a DC input. The DC input was set at output code 2046. All but one of the conversions had an output code result of 2046 (one of the conversions resulted in an output of 2047). The histogram reveals the excellent noise performance of the ADS7861.

#### **BIPOLAR INPUTS**

The differential inputs of the ADS7861 were designed to accept bipolar inputs ( $-V_{REF}$  and  $+V_{REF}$ ) around the internal reference voltage (2.5V), which corresponds to a 0V to 5V input range with a 2.5V reference. By using a simple op amp circuit featuring a single amplifier and four external resistors, the ADS7861 can be configured to except bipolar inputs. The conventional  $\pm 2.5$ V,  $\pm 5$ V, and  $\pm 10$ V input ranges can be interfaced to the ADS7861 using the resistor values shown in Figure 7.



FIGURE 5. Histogram of 8,000 Conversions of a DC Input.



FIGURE 6. Test Circuits for Timing Specifications.

| DESCRIPTION           | ANALOG INPUT                                                  |                 |          |  |  |  |  |  |
|-----------------------|---------------------------------------------------------------|-----------------|----------|--|--|--|--|--|
| Full-Scale Input Span | -V <sub>REF</sub> to +V <sub>REF</sub> <sup>(1)</sup>         | DIGITAL OUTPUT  |          |  |  |  |  |  |
| Least Significant     | (-V <sub>REF</sub> to +V <sub>REF</sub> )/4096 <sup>(2)</sup> | BINARY TWO'S CO | MPLEMENI |  |  |  |  |  |
| Bit (LSB)             | THE RELY                                                      | BINARY CODE     | HEX CODE |  |  |  |  |  |
| +Full Scale           | 4.99878V                                                      | 0111 1111 1111  | 7FF      |  |  |  |  |  |
| Midscale              | 2.5V                                                          | 0000 0000 0000  | 000      |  |  |  |  |  |
| Midscale - 1 LSB      | 2.49878V                                                      | 1111 1111 1111  | FFF      |  |  |  |  |  |
| -Full Scale           | 0V                                                            | 1000 0000 0000  | 800      |  |  |  |  |  |

NOTES: (1)  $-V_{REF}$  to  $+V_{REF}$  around  $V_{REF}$ . With a 2.5V reference, this corresponds to a 0V to 5V input span. (2) 1.22mV with a 2.5V reference.

TABLE I. Ideal Input Voltages and Output Codes.

#### TIMING AND CONTROL

The operation of the ADS7861 can be configured in four different modes by using the address pins M0, M1 and A0.

The M0 pin selects between two- and four-channel operation (in two-channel operation, the A0 pin selects between Channels 0 and 1; in four-channel operation the A0 pin is ignored and the channels are switched automatically after each conversion). The M1 pin selects between having serial data transmitted simultaneously on both the Serial A data output and the Serial B data output or having both channels output data through the Serial A port. The A0 pin selects either Channel 0 or Channel 1 (see Pin Descriptions and Serial Output Truth Table for more information).

The next four sections will explain the four different modes of operation.

#### Mode I (M0 = 0, M1 = 0)

With the M0 and M1 pins both set to '0', the ADS7861 will operate in two-channel operation (the A0 pin must be used to switch between Channels A and B). A conversion is initiated by bringing CONVST HIGH for a minimum of 15ns. It is very important that CONVST be brought HIGH a minimum of 10ns prior to a rising edge of the external clock or 5ns after the rising edge. If CONVST is brought



FIGURE 7. Level Shift Circuit for Bipolar Input Ranges.



HIGH within this window, it is then uncertain as to when the ADS7861 will initiate conversion (see Figure 8 for a more detailed description). Sixteen clock cycles are required to perform a single conversion. Immediately following CONVST switching to HIGH, the ADS7861 will switch from the sample mode to the hold mode asynchronous to the external clock. The BUSY output pin will then go HIGH and remain HIGH for the duration of the conversion cycle. On the falling edge of the first cycle of the external clock, the ADS7861 will latch in the address for the next conversion cycle depending on the status of the A0 pin (HIGH =

Channel 1, LOW = Channel 0). The address must be selected 15ns prior to the falling edge of cycle one of the external clock and must remain 'held' for 15ns following the clock edge. For maximum throughput time, the CONVST and RD pins should be tied together. CS must be brought LOW to enable the two serial outputs. Data will be valid on the falling edge of all 16 clock cycles per conversion. The first bit of data will be a status flag for either Channel 0 or 1, the second bit will be a second status flag for either Channel A or B. The subsequent data will be MSB-first through the LSB, followed by two zeros (see Table II and Figures 9 and 10).



FIGURE 8. Conversion Mode.

#### **TIMING SPECIFICATIONS**

| SYMBOL            | DESCRIPTION                           | MIN  | TYP | MAX  | UNITS | COMMENTS                                             |
|-------------------|---------------------------------------|------|-----|------|-------|------------------------------------------------------|
| t <sub>CONV</sub> | Conversion Time                       | 1.75 |     |      | μs    | When T <sub>CKP</sub> = 125ns                        |
| t <sub>ACQ</sub>  | Acquisition Time                      | 0.25 |     |      | μs    | When T <sub>CKP</sub> = 125ns                        |
| t <sub>CKP</sub>  | Clock Period                          | 125  |     | 5000 | ns    |                                                      |
| t <sub>CKL</sub>  | Clock LOW                             | 40   |     |      | ns    |                                                      |
| t <sub>CKH</sub>  | Clock HIGH                            | 40   |     |      | ns    |                                                      |
| t <sub>F</sub>    | DOUT Fall Time                        |      |     | 25   | ns    |                                                      |
| t <sub>R</sub>    | DOUT Rise Time                        |      |     | 30   | ns    |                                                      |
| t <sub>1</sub>    | CONVST HIGH                           | 15   |     |      | ns    |                                                      |
| t <sub>2</sub>    | Address Setup Time                    | 15   |     |      | ns    | Address latched on falling edge of CLK cycle '2'     |
| t <sub>3</sub>    | Address Hold Time                     | 15   |     |      |       |                                                      |
| t <sub>4</sub>    | RD Setup Time                         | 15   |     |      | ns    | Before falling edge of CLOCK                         |
| t <sub>5</sub>    | RD to CS Hold Time                    | 15   |     |      | ns    | After falling edge of CLOCK                          |
| t <sub>6</sub>    | CONVST LOW                            | 20   |     |      | ns    |                                                      |
| t <sub>7</sub>    | RD LOW                                | 20   |     |      | ns    |                                                      |
| t <sub>8</sub>    | CS to Data Valid                      |      |     | 25   | ns    |                                                      |
| t <sub>9</sub>    | CLOCK to Data Valid Delay             |      |     | 30   | ns    | Maximum delay following rising edge of CLOCK         |
| t <sub>10</sub>   | Data Valid After CLOCK <sup>(1)</sup> |      |     | 1    | ns    | Time data is valid after second rising edge of CLOCK |

NOTE: (1) 'n - 1' data will remain valid 1ns after rising edge of next CLOCK cycle.

| CLOCK CYCLE | 1          | 2          | 3    | 4    | 5   | 6   | 7   | 8   | 9   | 10  | 11  | 12  | 13  | 14  | 15 | 16 |
|-------------|------------|------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|
| SERIAL DATA | CH0 OR CH1 | CHA OR CHB | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | 0  | 0  |

TABLE II. Serial Data Output Format.



#### Mode II (M0 = 0, M1 = 1)

With M1 set to '1', the ADS7861 will output data on the Serial Data A pin only. All other pins function in the same manner as Mode I except that the Serial Data B output will tri-state (i.e., high impedance) after a conversion following M1 going HIGH. Another difference in this mode involves the CONVST pin. Since it takes 32 clock cycles to output the results from both A/D converters (rather than 16 when M1 = 0), the ADS7861 will take 4 $\mu$ s to complete a conversion on both A/Ds (See Figure 11).

### Mode III (M0 = 1, M1 = 0)

With M0 set to '1', the ADS7861 will cycle through Channels 0 and 1 sequentially (the A0 pin is ignored). At the same time, setting M1 to '0' places both Serial Outputs, A and B, in the active mode (See Figure 12).

#### Mode IV (M0 = 1, M1 = 1)

Similar to Mode II, Mode IV uses the Serial A output line to transmit data exclusively. Following the first conversion after M1 goes HIGH, the serial B output will go into tristate. See Figure 13. As in Mode II, the second CONVST command is always ignored when M1 = 1.

#### **READING DATA**

In all four timing diagrams, the CONVST pin and the RD pins are tied together. If so desired, the two lines can be separated. Data on the Serial Output pins (A and B) will become valid following the third rising SCLK edge following RD rising edge. Refer to Table II for data output format.

### **LAYOUT**

For optimum performance, care should be taken with the physical layout of the ADS7861 circuitry. This is particularly true if the CLOCK input is approaching the maximum throughput rate.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections and digital inputs that occur just prior to latching the output of the analog comparator. Thus, driving any single conversion for an n-bit SAR converter, there are n "windows" in which large external transient voltages can affect the conversion result. Such glitches might originate from switching power supplies, nearby digital logic or high power devices. The degree of error in the digital output depends on the reference voltage, layout, and the exact timing of the external event. Their error can change if the external event changes in time with respect to the CLOCK input.

With this in mind, power to the ADS7861 should be clean and well-bypassed. A 0.1 µF ceramic bypass capacitor should be placed as close to the device as possible. In addition, a 1μF to 10μF capacitor is recommended. If needed, an even larger capacitor and a  $5\Omega$  or  $10\Omega$  series resistor may be used to low pass filter a noisy supply. On average, the ADS7861 draws very little current from an external reference as the reference voltage is internally buffered. However, glitches from the conversion process appear at the V<sub>REF</sub> input and the reference source must be able to handle this. Whether the reference is internal or external, the V<sub>REF</sub> pin should be bypassed with a 0.1µF capacitor. An additional larger capacitor may also be used, if desired. If the reference voltage is external and originates from an op amp, make sure that it can drive the bypass capacitor or capacitors without oscillation. No bypass capacitor is necessary when using the internal reference (tie pin 10 directly to pin 11).

The GND pin should be connected to a clean ground point. In many cases, this will be the 'analog' ground. Avoid connections which are too near the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout will include an analog ground plane dedicated to the converter and associated analog circuitry.





FIGURE 9. Mode I with Timing Specifications.



FIGURE 10. Mode I, Timing Diagram for M0 = 0 and M1 = 0.





FIGURE 11. Mode II, Timing Diagram for M0 = 0 and M1 = 1.



FIGURE 12. Mode III, Timing Diagram for M0 = 1 and M1 = 0.





FIGURE 13. Mode IV, Timing Diagram for M0 = 1 and M1 = 1.

# **Revision History**

| DATE | REVISION | PAGE | SECTION                    | DESCRIPTION                                                                                                                                                                                                 |
|------|----------|------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8/07 | D        | 6    | Pin Configuration          | Added Note (1) to QFN package.                                                                                                                                                                              |
|      |          | 1    | Entire Document            | Changed Throughput Rate from 500kHz to 500kSPS throughout document.                                                                                                                                         |
|      |          | 1    | Features                   | Added Operating Temperature Range: -40°C to +125°C.                                                                                                                                                         |
|      |          | 1    | Description                | Changed Operating Temperature Range upper limit from +85°C to +125°C.                                                                                                                                       |
|      |          | 2    | Absolute Maximum Ratings   | Changed Operating Temperature Range upper limit from +85°C to +125°C.                                                                                                                                       |
|      |          |      |                            | Changed top-of-page header condition to begin with: "Over recommended operating free-air temperature range at"                                                                                              |
| 8/06 | С        |      |                            | Changed " $T_{MIN}$ to $T_{MAX}$ " to " $T_{A} = -40$ °C to +125°C" in several locations.                                                                                                                   |
|      |          | 3    | Electrical Characteristics | Added T <sub>A</sub> = -40°C to +85°C to conditions for these parameters:  Bipolar Offset Error, Total Harmonic Distortion, Spurious-Free Dynamic Range, Quiescent Current, and Power Dissipation.          |
|      |          |      |                            | Added new row for T <sub>A</sub> = -40°C to +125°C condition for these parameters: Bipolar Offset Error, Total Harmonic Distortion, Spuriouse-Free Dynamic Range, Quiescent Current, and Power Dissipation. |
|      |          |      |                            | Moved " $V_{\text{IN}}$ = $\pm 2.5 V_{\text{PP}}$ at 100kHz" from conditions of Dynamic Characteristics to section header.                                                                                  |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.







com 10-Aug-2007

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| ADS7861E         | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 56             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861E/2K5     | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861E/2K5G4   | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861EB        | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 56             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861EB/2K5    | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861EB/2K5G4  | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861EBG4      | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 56             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861EG4       | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 24   | 56             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IBRHBR    | ACTIVE                | QFN             | RHB                | 32   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IBRHBRG4  | ACTIVE                | QFN             | RHB                | 32   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IBRHBT    | ACTIVE                | QFN             | RHB                | 32   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IBRHBTG4  | ACTIVE                | QFN             | RHB                | 32   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IRHBR     | ACTIVE                | QFN             | RHB                | 32   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IRHBRG4   | ACTIVE                | QFN             | RHB                | 32   | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IRHBT     | ACTIVE                | QFN             | RHB                | 32   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| ADS7861IRHBTG4   | ACTIVE                | QFN             | RHB                | 32   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



#### PACKAGE OPTION ADDENDUM

10-Aug-2007

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# DBQ (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



# RHB (S-PQFP-N32)

# PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) Package configuration.
- D The Package thermal pad must be soldered to the board for thermal and mechanical performance. See product data sheet for details regarding the exposed thermal pad dimensions.
- E. Falls within JEDEC MO-220.





THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

# RHB (S-PQFP-N32)



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SCBA017, SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



www.ti.com 13-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| ADS7861E         | ACTIVE | SSOP         | DBQ                | 24   | 50             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR | -40 to 125   | ADS7861E                | Samples |
| ADS7861E/2K5     | ACTIVE | SSOP         | DBQ                | 24   | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR |              | ADS7861E                | Samples |
| ADS7861EB        | ACTIVE | SSOP         | DBQ                | 24   | 50             | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR |              | ADS7861E<br>B           | Samples |
| ADS7861EB/2K5    | ACTIVE | SSOP         | DBQ                | 24   | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR |              | ADS7861E<br>B           | Samples |
| ADS7861EB/2K5G4  | ACTIVE | SSOP         | DBQ                | 24   | 2500           | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR |              | ADS7861E<br>B           | Samples |
| ADS7861EBG4      | ACTIVE | SSOP         | DBQ                | 24   | 50             | TBD          | Call TI                       | Call TI             |              |                         | Samples |
| ADS7861IBRHBT    | ACTIVE | VQFN         | RHB                | 32   | 250            | RoHS & Green | Call TI                       | Level-2-260C-1 YEAR |              | ADS<br>7861I<br>B       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS7861E/2K5  | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| ADS7861EB/2K5 | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| ADS7861IBRHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS7861E/2K5  | SSOP         | DBQ             | 24   | 2500 | 356.0       | 356.0      | 35.0        |
| ADS7861EB/2K5 | SSOP         | DBQ             | 24   | 2500 | 356.0       | 356.0      | 35.0        |
| ADS7861IBRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device    | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| ADS7861E  | DBQ          | SSOP         | 24   | 50  | 506.6  | 8      | 3940   | 4.32   |
| ADS7861EB | DBQ          | SSOP         | 24   | 50  | 506.6  | 8      | 3940   | 4.32   |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



DBQ (R-PDSO-G24)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated