

# **CLOCK MULTIPLIER WITH DELAY CONTROL AND PHASE ALIGNMENT**

#### **FEATURES**

- Low-Jitter Clock Multiplier: x1, x2, x4, x8
- Fail-Safe Power Up Initialization
- Programmable Bidirectional Delay Steps of 1.3 mUI
- Output Frequency Range of 25 MHz to 280 MHz
- Input Frequency Range of 12.5 MHz to 240 MHz
- Low Jitter Generation
- Single-Ended REFCLK Input With Adjustable Trigger Level (Works With LVTTL, HSTL, and LVPECL)
- Differential/Single-Ended Output
- Output Can Drive LVPECL, LVDS, and LVTTL
- Three Power Operating Modes to Minimize Power
- Low Power Consumption (< 190 mW at 280 MHz/3.3 V)
- Packaged in a Shrink Small-Outline Package (DBQ)
- No External Components Required for PLL

 Spread Spectrum Clock Tracking Ability to Reduce EMI (SSC)

#### **APPLICATIONS**

- Video Graphics
- Gaming Products
- Datacom
- Telecom
- Noise Cancellation Created by FPGAs

# DBQ PACKAGE (TOP VIEW)



#### DESCRIPTION

The CDCF5801A provides clock multiplication from a reference clock (REFCLK) signal with the unique capability to delay or advance the CLKOUT/CLKOUTB with steps of only 1.3 mUl through a phase aligner. For every rising edge on the DLYCTRL pin the CLKOUT is delayed by a 1.3-mUl step size as long as the LEADLAG input detects a low signal at the time of the DLYCTRL rising edge. Similarly for every rising edge on the DLYCTRL pin the CLKOUT is advanced by a 1.3-mUl step size as long as the LEADLAG pin is high during the transition. This unique capability allows the device to phase align (zero delay) between CLKOUT/CLKOUTB and any one other CLK in the system by feeding the clocks that need to be aligned to the DLYCTRL and the LEADLAG pins. Also it provides the capability to program a fixed delay by providing the proper number of edges on the DLYCTRL pin, while strapping the LEADLAG pin to dc high or low. Further possible applications are:

- Aligning the rising edge of the output clock signal to the input clock rising edge
- Avoiding PLL instability in applications that require very long PLL feedback lines
- Isolation of jitter and digital switching noise
- Limitation of jitter in systems with good ppm frequency stability

The CDCF5801A has a fail-safe power up initialization state-machine which supports proper operation under all power up conditions.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SCAS816-MARCH 2006



The CDCF5801A provides clock multiplication and division from a reference clock (REFCLK) signal. The device is optimized to have extremely low jitter impact from input to output. The predivider pins MULT[0:1] and post-divider pins P[0:2] provide selection for frequency multiplication and division ratios, generating CLKOUT/CLOUTKB frequencies ranging from 25 MHz to 280 MHz with clock input references (REFCLK) ranging from 12.5 MHz to 240 MHz. See Table 1 for detailed frequency support. The selection of pins MULT[0:1] and P[1:2] determines the multiplication value of 1, 2, 4, or 8. The CDCF5801A offers several power-down/high-impedance modes, selectable by pins P0, STOPB and PWRDN. Another unique capability of the CDCF5801A is the high sensitivity and wide common-mode range of the clock-input pin REFCLK by varying the voltage on the VDDREF pin. The clock signal outputs CLKOUT and CLKOUTB can be used independently to generate single-ended clock signals. The CLKOUT/CLKOUTB outputs can also be combined to generate a differential output signal suitable for LVDS, LVPECL, or HSTL/SSTL signaling. The CDCF5801A is characterized for operation over free-air temperatures of -40°C to 85°C.



# **FUNCTIONAL BLOCK DIAGRAM**





## **TERMINAL FUNCTIONS**

| TERMIN            | IAL    | 1/0 | DESCRIPTION                                                                                                                                                                                                                             |
|-------------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO.    | 1/0 | DESCRIPTION                                                                                                                                                                                                                             |
| CLKOUT<br>CLKOUTB | 2018   | 0   | Output CLK signal (low-noise CMOS) Complementary output CLK signal (low-noise CMOS)                                                                                                                                                     |
| DLYCTRL           | 7      | I   | Every rising edge on this pin delays/advances the CLKOUT/CLKOUTB signal by 1/768 <sup>th</sup> of the CLKOUT/CLKOUTB period (1.3 mUI). (E.g., for a 90-degree delay or advancement one needs to provide 192 rising edges). See Table 3. |
| GND               | 5      |     | GND for VDDREF and VDDPD                                                                                                                                                                                                                |
| GNDO              | 17, 21 |     | GND for the output pins (CLKOUT, CLKOUTB)                                                                                                                                                                                               |
| GNDP              | 4      |     | GND for the PLL                                                                                                                                                                                                                         |
| GNDPA             | 8      |     | GND for phase aligner, digital logic, and inputs P[0:2], MULT[0:1], STOPB, PWRDNB                                                                                                                                                       |
| LEADLAG           | 6      | 1   | Controls whether the output CLK is delayed or advanced relative to REFCLK. See Table 3.                                                                                                                                                 |
| MULT0             | 15     | -   | PLL multiplication factor select. See Table 1.                                                                                                                                                                                          |
| MULT1             | 14     |     | MULT[0:1] = 10: x16                                                                                                                                                                                                                     |
|                   |        |     | MULT[0:1] = 11: x8                                                                                                                                                                                                                      |
|                   |        |     | MULT[0:1] = 00: ×4                                                                                                                                                                                                                      |
|                   |        |     | MULT[0:1] = 01: ×2                                                                                                                                                                                                                      |
| NC                | 19     |     | Not connected; leave pin floating or tied to GND.                                                                                                                                                                                       |
| P0                | 24     | ı   | Mode control pins (see Table 1)                                                                                                                                                                                                         |
|                   |        |     | 0 - Normal operation                                                                                                                                                                                                                    |
|                   |        |     | 1 - High-Z outputs and other special settings                                                                                                                                                                                           |
| P1                | 23     | ı   | Post divider control (see Table 1)                                                                                                                                                                                                      |
|                   |        |     | P[1:2] = 11: div2                                                                                                                                                                                                                       |
|                   |        |     | P[1:2] = 10: div4                                                                                                                                                                                                                       |
| P2                | 13     |     | P[1:2] = 01: div8                                                                                                                                                                                                                       |
| PWRDNB            | 12     | ı   | Active-low power-down state. CLKOUT/CLKOUTB goes low, See Table 2).                                                                                                                                                                     |
|                   |        |     | 0 - IC in power down                                                                                                                                                                                                                    |
|                   |        |     | 1 - Normal operation                                                                                                                                                                                                                    |
| REFCLK            | 2      | I   | Reference input clock                                                                                                                                                                                                                   |
| STOPB             | 11     | 1   | Active low output disabler, PLL and PA still running, CLKOUT and CLKOUTB goes to a dc value as listed in Table 2.                                                                                                                       |
|                   |        |     | 0 - Outputs disabled                                                                                                                                                                                                                    |
|                   |        |     | 1 - Normal operation                                                                                                                                                                                                                    |
| VDDO              | 16, 22 |     | VDD for the output pin (CLKOUT, CLKOUTB) and power down circuit                                                                                                                                                                         |
| VDDP              | 3      |     | VDD for PLL and input buffer                                                                                                                                                                                                            |
| VDDPA             | 9      |     | VDD for phase aligner, digital logic, and inputs P[0:2], MULT[0:1], and STOPB                                                                                                                                                           |
| VDDPD             | 10     |     | Reference voltage for inputs LEADLAG and DLYCTRL                                                                                                                                                                                        |
| VDDREF            | 1      |     | Reference voltage for REFCLK                                                                                                                                                                                                            |



## **Table 1. Input-to-Output Settings**

| INPUT-TO-OUTPUT MULTIPLICATION-RATIO | INPUT OUTPUT FREQUENCY (MHz) |     |             | PREDIVIDER |       | POST DIVIDER |    | OST DIVIDER NOTE |                           |                                 |
|--------------------------------------|------------------------------|-----|-------------|------------|-------|--------------|----|------------------|---------------------------|---------------------------------|
| MIDE TIPE LICATION-RATIO             | FROM                         | то  | FROM        | то         | MULT0 | MULT1        | P0 | P1               | P2                        |                                 |
| 8                                    | 12.5                         | 35  | 100         | 280        | 1     | 0            |    | 1                | 1                         |                                 |
| 4                                    | 12.5                         | 39  | 50          | 156        | 1     | 0            |    | 1                | 0                         |                                 |
| 4                                    | 25                           | 70  | 100         | 280        | 1     | 1            |    | 1                | 1                         |                                 |
|                                      | 12.5                         | 39  | 25          | 78         | 1     | 0            |    | 0                | 1                         |                                 |
| 2                                    | 25                           | 78  | 50          | 156        | 1     | 1            | 0  | 1                | 0                         | Normal operation <sup>(1)</sup> |
|                                      | 50                           | 140 | 100         | 280        | 0     | 0            | 1  | 1                |                           |                                 |
|                                      | 25                           | 78  | 25          | 78         | 1     | 1            |    | 0                | 1                         |                                 |
| 1                                    | 50                           | 156 | 50          | 156        | 0     | 0            |    | 1                | 0                         |                                 |
|                                      | 100                          | 240 | 100         | 240        | 0     | 1            |    | 1                | 1                         |                                 |
|                                      |                              | CI  | KOUT high-  | impedance  | х     | Х            |    | 0                | 0                         |                                 |
|                                      |                              | CLC | OUOTB high- | impedance  | ^     | ^            |    | U                | U                         |                                 |
|                                      |                              |     | CLKC        | OUT = high | Х     | Х            | 1  | 0                | 1                         | Charles made of an aration      |
| CLKOUTB = high                       |                              |     |             | ^          | ^     |              | U  | '                | Special mode of operation |                                 |
|                                      |                              |     | CLk         | (OUT = P2  | Х     | Х            |    | 1                | Х                         |                                 |
|                                      |                              |     | CLKC        | DUTB = P2  | ^     | ^            |    | '                | ^                         |                                 |

<sup>(1)</sup> There is some overlapping of the input frequency ranges for multiplication ratios of 1, 2, and 4. For example, an input frequency of 30 MHz for a multiplication ratio of four falls within both the 12.5 to 39-MHz range and the 25 to 70-MHz range. For best device operation in a case such as this, always select the input frequency range nearer to the top of the table.

## PLL DIVIDER/MULITPLIER SELECTION

#### **Table 2. Power Down Modes**

| STATE      | PWRDNB | STOPB | CLKOUT and CLKOUTB    |
|------------|--------|-------|-----------------------|
| Power down | 0      | X     | GNDO                  |
| Clock stop | 1      | 0     | V <sub>O</sub> , STOP |
| Normal     | 1      | 1     | See Table 1           |

## **Table 3. Programmable Delay and Phase Alignment**

| DLYCTR            | NOTE                                                                                                                                                                          | LEADLAG | CLKOUT and CLKOUTB                                                                                                                                                                                         |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Each rising edge+ | For every 32 edges, there are one or two edges for which the phase aligner does not update the phase. Therefore, CLKOUT phase is not updated for every 32 <sup>nd</sup> edge. | HI      | Advanced by one step:<br>step size: 1/768 of the CLKOUT period (1.3 mUI) at P[1:2] = 11<br>1/1536 of the CLKOUT period (0.65 mUI) at P[1:2] = 10<br>1/3072 of the CLKOUT period (0.325 mUI) at P[1:2] = 01 |
| Each rising edge+ | The frequency of the DLYCTRL pin should always be equal to or less than the frequency of the LEADLAG pin.                                                                     | LO      | Delayed by one step:<br>step size: 1/768 of the CLKOUT period (1.3 mUI) at P[1:2] = 11<br>1/1536 of the CLKOUT period (0.65 mUI) at P[1:2] = 10<br>1/3072 of the CLKOUT period (0.325 mUI) at P[1:2] = 01  |



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature (unless otherwise noted)(1)

| $V_{DDx}^{(2)}$  | Supply voltage range                                         | -0.5 V to 4 V                     |
|------------------|--------------------------------------------------------------|-----------------------------------|
|                  | Voltage range at any output terminal                         | -0.5 V to V <sub>DD</sub> + 0.5 V |
|                  | Voltage range at any input terminal                          | -0.5 V to V <sub>DD</sub> + 0.5 V |
| T <sub>stg</sub> | Storage temperature range                                    | -65°C to 150°C                    |
|                  | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C                             |

<sup>(1)</sup> Stresses beyond those listed under, absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under, recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **POWER DISSIPATION RATING TABLE**

| PACKA<br>GE | T <sub>A</sub> ≤ 25°C POWER<br>RATING | DERATING<br>FACTOR <sup>(1)</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C<br>POWER RATING |
|-------------|---------------------------------------|------------------------------------------------------------------|---------------------------------------|
| DBQ         | 830 mW                                | 8.3 mW/°C                                                        | 332 mW                                |

<sup>(1)</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted and with no air flow.

## RECOMMENDED OPERATING CONDITIONS

|                                           |                                                  | MIN                             | NOM      | MAX              | UNIT     |
|-------------------------------------------|--------------------------------------------------|---------------------------------|----------|------------------|----------|
| VDDP, VDDPA, VDDO                         | Supply voltage                                   | 3                               | 3.3      | 3.6              | V        |
| V <sub>IH</sub> (CMOS)                    | High-level input voltage                         | 0.7 VDD                         |          |                  | V        |
| V <sub>IL (CMOS)</sub>                    | Low-level input voltage                          |                                 |          | 0.3 VDD          | V        |
| V <sub>IL</sub> (DLYCTRL, LEADLAG)        | Input signal low voltage                         |                                 | VDE<br>2 | <u>OPD</u> – 0.2 | V        |
| V <sub>IH</sub> (DLYCTRL, LEADLAG)        | Input signal high voltage                        | $\frac{\text{VDDPD}}{2} + 0.2$  |          |                  | V        |
| (VDDPD)                                   | Input reference voltage for DLYCNTRL and LEADLAG | 1.2                             |          | VDD              | V        |
| I <sub>OH</sub>                           | High-level output current                        |                                 |          | -16              | mA       |
| I <sub>OL</sub>                           | Low-level output current                         |                                 |          | 16               | mA       |
| (VDDREF) (see Application section)        | Input reference voltage for REFCLK               | 1.2                             |          | VDD              | ٧        |
| V <sub>IL</sub> (see Application section) | REFCLK input low voltage                         |                                 | VDD<br>2 | OREF – 0.2       | ٧        |
| V <sub>IH</sub> (see Application section) | REFCLK input high voltage                        | $\frac{\text{VDDREF}}{2} + 0.2$ |          |                  | <b>V</b> |
| T <sub>A</sub>                            | Operating free-air temperature                   | -40                             |          | 85               | °C       |

## **TIMING REQUIREMENTS**

|           | PARAMETER                                               | MIN  | MAX  | UNIT |
|-----------|---------------------------------------------------------|------|------|------|
| $F_{mod}$ | Input frequency of modulation, (if driven by SSC CLKIN) |      | 33   | kHz  |
|           | Modulation index, nonlinear maximum 0.5%                |      | 0.6% |      |
| SR        | Input slew rate                                         | 1    | 4    | V/ns |
|           | Input duty cycle on REFCLK                              | 40%  | 60%  |      |
|           | Input frequency on REFCLK                               | 12.5 | 240  | MHz  |
|           | Output frequency on CLKOUT and CLKOUTB                  | 25   | 280  | MHz  |
|           | Allowable frequency on DLYCTRL                          |      | 240  | MHz  |

<sup>(2)</sup> All voltage values are with respect to the GND terminals.



# **TIMING REQUIREMENTS (continued)**

| PARAMETER                                        | MIN | MAX | UNIT |
|--------------------------------------------------|-----|-----|------|
| Allowable frequency on LEADLAG                   |     | 280 | MHz  |
| Allowable duty cycle on DLYCTRL and LEADLAG pins | 25% | 75% |      |

# **ELECTRICAL CHARACTERISTICS**

over recommended operating conditions (unless otherwise noted)

|                           | PARAMET                        | ER                                                | TEST CON                                     | IDITIONS <sup>(1)</sup>                | MIN                           | TYP <sup>(2)</sup> | MAX                           | UNIT     |
|---------------------------|--------------------------------|---------------------------------------------------|----------------------------------------------|----------------------------------------|-------------------------------|--------------------|-------------------------------|----------|
| V <sub>O(STOP)</sub>      | Output voltage                 | during Clkstop mode                               | See Figure 1                                 |                                        | 1.1                           |                    | 2                             | V        |
| $V_{O(X)}$                | Output crossin                 | g-point voltage                                   | See Figure 1 and                             | Figure 4                               | $\frac{\text{VDDO}}{2} - 0.2$ |                    | $\frac{\text{VDDO}}{2} + 0.2$ | V        |
| Vo                        | Output voltage                 | swing (V <sub>OH</sub> - V <sub>OL</sub> )        | See Figure 1                                 |                                        | 1.7                           |                    | 2.9                           | V        |
| $V_{IK}$                  | Input clamp vo                 | oltage                                            | $V_{DD} = 3 V$ ,                             | $I_I = -18 \text{ mA}$                 |                               |                    | -1.2                          | V        |
| V <sub>OH</sub>           | High-level out                 | out voltage                                       | $V_{DD} = 3 \text{ to } 3.6 \text{ V},$      | See Figure 1                           | 2                             | 2.5                |                               | V        |
| VOH                       | - ingri iovor out              |                                                   | $V_{DD} = 3 V$ ,                             | $I_{OH} = -16 \text{ mA}$              | 2.2                           |                    |                               | •        |
| $V_{OL}$                  | Low-level outp                 | ut voltage                                        | $V_{DD} = 3 \text{ to } 3.6 \text{ V},$      | See Figure 1                           |                               | 0.4                | 0.6                           | V        |
| *OL                       | 2011 10101 0010                |                                                   | $V_{DD} = 3 V$ ,                             | I <sub>OH</sub> = 16 mA                |                               |                    | 0.5                           | <u> </u> |
|                           |                                |                                                   | $V_{DD} = 3.135 \text{ V},$                  | V <sub>O</sub> = 1 V                   | -32                           | -52                |                               |          |
| $I_{OH}$                  | High-level outp                | out current                                       | $V_{DD} = 3.3 V,$                            | $V_0 = 1.65 \text{ V}$                 |                               | -51                |                               | mA       |
|                           |                                |                                                   | $V_{DD} = 3.465 V,$                          | $V_0 = 3.135 \text{ V}$                |                               | -14.5              | -21                           |          |
|                           |                                |                                                   | $V_{DD} = 3.135 \text{ V},$                  | V <sub>O</sub> = 1.95 V                | 43                            | 61.5               |                               |          |
| $I_{OL}$                  | Low-level outp                 | ut current                                        | $V_{DD} = 3.3 \text{ V},$                    | V <sub>O</sub> = 1.65 V                |                               | 65                 |                               | mA       |
|                           |                                |                                                   | V <sub>DD</sub> = 3.465 V,                   | V <sub>O</sub> = 0.4 V                 |                               | 25.5               | 40                            |          |
| I <sub>OZ</sub>           | High-impedan                   | ce-state output current                           | P0 = 1,                                      | P1 = P2 = 0                            |                               |                    | ±10                           | μΑ       |
| I <sub>OZ(STOP)</sub>     | High-impedanduring Clk Sto     | ce-state output current                           | Stop = 0,                                    | $V_{O} = GND \text{ or } V_{DD}$       |                               |                    | ±100                          | μΑ       |
| I <sub>OZ(PD)</sub>       | High-impedanin power-dowr      | ce-state output current state                     | PWRDNB = 0,                                  | $V_O = GND \text{ or } V_{DD}$         | -10                           |                    | 100                           | μΑ       |
| I <sub>IH</sub>           |                                | REFCLK; STOPB;                                    | V <sub>DD</sub> = 3.6 V,                     | $V_I = V_{DD}$                         |                               |                    | 10                            | μA       |
| I <sub>IL</sub>           | High-level input current       | PWRDNB; P[0:2];<br>MULT[0:1];<br>DLYCTRL; LEADLAG | V <sub>DD</sub> = 3.6 V,                     |                                        |                               |                    | -10                           | μΑ       |
|                           | Output                         | High state                                        | R <sub>I</sub> at I <sub>O</sub> -14.5 mA to | o -16.5 mA                             | 15                            | 35                 | 50                            |          |
| Z <sub>O</sub>            | impedance<br>(single<br>ended) | Low state                                         | R <sub>I</sub> at I <sub>O</sub> 14.5 mA to  | o 16.5 mA                              | 10                            | 17                 | 35                            | Ω        |
| 1                         | Reference                      | \/                                                | V 26V                                        | PWRDNB = 0                             |                               |                    | 50                            | μΑ       |
| I <sub>REF</sub>          | current                        | V <sub>DD</sub> REF; VDDPD                        | $V_{DD} = 3.6 \text{ V}$                     | PWRDNB = 1                             |                               |                    | 0.5                           | mA       |
| Cı                        | Input capacita                 | nce                                               | $V_I = V_{DD}$ or GND                        |                                        |                               | 2                  |                               | pF       |
| Co                        | Output capacit                 | ance                                              | $V_O = GND \text{ or } V_{DD}$               |                                        |                               | 3                  |                               | pF       |
| I <sub>DD</sub> (PD)      | Supply current                 | in power-down state                               | REFCLK = 0 MHz<br>PWRDNB = 0; ST             |                                        |                               |                    | 4                             | mA       |
| I <sub>DD</sub> (CLKSTOP) | Supply current                 | in CLK stop state                                 | BUSCLK configure                             | ed for 280 MHz                         |                               |                    | 44                            | mA       |
| I <sub>DD</sub> (NORMAL)  | Supply current mode)           | (normal operation                                 | BUSCLK 280 MHz<br>P[0:2] = 011; Load         | z, MULT[0:1] = 10;<br>I , See Figure 1 |                               |                    | 75                            | mA       |

<sup>(1)</sup>  $V_{DD}$  refers to any of the following; VDDP, VDDREF, VDDO, VDDPD, and VDDPA (2) All typical values are at  $V_{DD}=3.3$  V,  $T_A=25$ °C.



# JITTER SPECIFICATION

over recommended free-air temperature range and  $\mathrm{V}_{\mathrm{CC}}$  range (unless otherwise noted)

|                       |                                                  |                 | TEST (                 | CONDITIONS |       |                                           |          |     |
|-----------------------|--------------------------------------------------|-----------------|------------------------|------------|-------|-------------------------------------------|----------|-----|
|                       | PARAMETER                                        | REFCLK<br>(MHz) | MILLIN:11 DIN:21 NOTES |            | NOTES | TYP (ps)                                  | MAX (ps) |     |
|                       | Period rms (1-sigma jitter, full frequency band) | 25              | 25                     | 11         | 001   |                                           | 20       | 48  |
|                       | Period p-p                                       |                 |                        |            |       |                                           | 120      | 225 |
|                       | Cycle to cycle +                                 |                 |                        |            |       |                                           | 70       | 165 |
|                       | Cycle to cycle -                                 |                 |                        |            |       |                                           | 70       | 165 |
|                       | RMS phase jitter (accumulated, 100 kHz-12.5 MHz) |                 |                        |            |       |                                           | 80       | 160 |
|                       | Period rms (1-sigma jitter, full frequency band) | 50              | 50                     | 11         | 001   |                                           | 7        | 15  |
|                       | Period p-p                                       |                 |                        |            |       |                                           | 37       | 75  |
|                       | Cycle to cycle +                                 |                 |                        |            |       |                                           | 27       | 55  |
|                       | Cycle to cycle -                                 |                 |                        |            |       |                                           | 27       | 55  |
|                       | RMS phase jitter (accumulated, 100 kHz-25 MHz)   |                 |                        |            |       | Phase<br>aligner<br>running               | 27       | 65  |
|                       | Period rms (1-sigma jitter, full frequency band) | 100             | 100                    | 00         | 010   | (CLKOUT tight to                          | 5        | 14  |
|                       | Period p-p                                       |                 |                        |            |       | LEADLAG;<br>REFCLK                        | 30       | 65  |
| t <sub>(jitter)</sub> | Cycle to cycle +                                 |                 |                        |            |       | tight to                                  | 24       | 55  |
|                       | Cycle to cycle -                                 |                 |                        |            |       | DLYCTRL).<br>All typical                  | 24       | 55  |
|                       | RMS phase jitter (accumulated, 100 kHz-40 MHz)   |                 |                        |            |       | values are at                             | 35       | 65  |
|                       | Period rms (1-sigma jitter, full frequency band) | 156             | 156                    | 00         | 010   | VDD = 3.3<br>V,<br>T <sub>A</sub> = 25°C. | 4        | 8   |
|                       | Period p-p                                       |                 |                        |            |       | 1 <sub>A</sub> = 25 C.                    | 20       | 40  |
|                       | Cycle to cycle +                                 |                 |                        |            |       |                                           | 17       | 40  |
|                       | Cycle to cycle -                                 |                 |                        |            |       |                                           | 17       | 40  |
|                       | RMS phase jitter (accumulated, 100 kHz-40 MHz)   |                 |                        |            |       |                                           | 15       | 35  |
|                       | Period rms (1-sigma jitter, full frequency band) | 200             | 200                    | 01         | 011   |                                           | 8        | 15  |
|                       | Period p-p                                       |                 |                        |            |       |                                           | 38       | 60  |
|                       | Cycle to cycle +                                 |                 |                        |            |       |                                           | 5        | 55  |
|                       | Cycle to cycle -                                 |                 |                        |            |       |                                           | 35       | 55  |
|                       | RMS phase jitter (accumulated, 100 kHz-40 MHz)   |                 |                        |            |       |                                           | 30       | 60  |



# **JITTER SPECIFICATION (continued)**

over recommended free-air temperature range and  $V_{\text{CC}}$  range (unless otherwise noted)

|                       |                                                  |                 | TEST (          | CONDITIONS |        |                                                 |                                                                       |          |
|-----------------------|--------------------------------------------------|-----------------|-----------------|------------|--------|-------------------------------------------------|-----------------------------------------------------------------------|----------|
|                       | PARAMETER                                        | REFCLK<br>(MHz) | CLKOUT<br>(MHz) | MULT[0:1]  | P[0:2] | NOTES                                           | TYP (ps)                                                              | MAX (ps) |
|                       | Period rms (1-sigma jitter, full frequency band) | 25              | 200             | 10         | 011    |                                                 | 4                                                                     | 11       |
|                       | Period p-p                                       |                 |                 |            |        |                                                 | 20                                                                    | 48       |
|                       | Cycle to cycle +                                 |                 |                 |            |        |                                                 | 16                                                                    | 45       |
|                       | Cycle to cycle -                                 |                 |                 |            |        |                                                 | 16                                                                    | 45       |
|                       | Period rms (1-sigma jitter, full frequency band) | 25              | 100             | 10         | 010    |                                                 | 4                                                                     | 11       |
|                       | Period p-p                                       | =               |                 |            |        |                                                 | 22                                                                    | 55       |
|                       | Cycle to cycle +                                 |                 |                 |            |        |                                                 | 15                                                                    | 45       |
|                       | Cycle to cycle -                                 | -               |                 |            |        |                                                 | 15                                                                    | 45       |
|                       | Period rms (1-sigma jitter, full frequency band) | 70              | 280             | 11         | 011    | Phase<br>aligner                                | 4                                                                     | 11       |
|                       | Period p-p                                       | 1               |                 |            |        | not running                                     | 18                                                                    | 48       |
|                       | Cycle to cycle +                                 | -               |                 |            |        | (LEADLAG = 0,                                   | 15                                                                    | 45       |
|                       | Cycle to cycle -                                 | -               |                 |            |        | DLYCTRL =                                       | 15                                                                    | 45       |
| t <sub>(jitter)</sub> | Period rms (1-sigma jitter, full frequency band) | 25              | 25 50           | 10         | 001    | 0). All<br>typical<br>values are                | 6                                                                     | 16       |
|                       | Period p-p                                       |                 |                 |            |        | at<br>VDD = 3.3<br>V, T <sub>A</sub> =<br>25°C. | 34                                                                    | 75       |
|                       | Cycle to cycle +                                 |                 |                 |            |        |                                                 | 20                                                                    | 65       |
|                       | Cycle to cycle -                                 |                 |                 |            |        |                                                 | 20                                                                    | 65       |
|                       | Period rms (1-sigma jitter, full frequency band) | 78              | 156             | 11         | 010    |                                                 | 3                                                                     | 11       |
|                       | Period p-p                                       | -               |                 |            |        |                                                 | 15                                                                    | 44       |
|                       | Cycle to cycle +                                 | -               |                 |            |        |                                                 | 13                                                                    | 40       |
|                       | Cycle to cycle -                                 |                 |                 |            |        |                                                 | 13                                                                    | 40       |
|                       | Period rms (1-sigma jitter, full frequency band) | 62.5            | 125             | 00         | 011    |                                                 | 6                                                                     | 20       |
|                       | Period p-p                                       | ]               |                 |            |        |                                                 | 4  20  16  16  4  22  15  15  4  18  15  6  34  20  20  3  15  13  13 | 80       |
|                       | Cycle to cycle +                                 | 1               |                 |            |        |                                                 | 25                                                                    | 75       |
|                       | Cycle to cycle -                                 | 1               |                 |            |        |                                                 | 4 20 16 16 16 4 22 15 15 15 4 18 15 15 6 34 20 20 3 15 13 13 6 35 25  | 75       |

## **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                                 | PARAMETER                                                         | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>(DC)</sub>               | Output duty cycle over 1000 cycles                                | See Figure 3    | 42% |     | 58% |      |
| t <sub>r</sub> , t <sub>f</sub> | Output rise and fall times (measured at 20%-80% of output voltage | See Figure 5    | 150 | 250 | 350 | ps   |

## STATE TRANSITION LATENCY SPECIFICATIONS

| PARAMETER              |                                                                  | FROM       | то     | TEST<br>CONDITION | MIN | TYP | MAX | UNIT |
|------------------------|------------------------------------------------------------------|------------|--------|-------------------|-----|-----|-----|------|
|                        | Delay time, PWRDNB↑ to CLKOUT / CLKOUTB settled                  | Dower down | Normal | Soo Figure 6      |     |     | 3   |      |
| t <sub>(powerup)</sub> | Delay time, PWRDNB↑ to internal PLL and clock are on and settled | Power down | Normal | See Figure 6      |     |     | 3   | ms   |



# STATE TRANSITION LATENCY SPECIFICATIONS (continued)

|                          | PARAMETER                                                                              | FROM            | то         | TEST<br>CONDITION | MIN | TYP | MAX | UNIT   |
|--------------------------|----------------------------------------------------------------------------------------|-----------------|------------|-------------------|-----|-----|-----|--------|
|                          | Delay time, power up to CLKOUT output settled                                          | V               | Normal     | See Figure 6      |     |     | 3   | ms     |
| t(VDDpowerup)            | Delay time, power up to internal PLL and clock are on and settled                      | V <sub>DD</sub> | Normal     | See Figure 6      |     |     | 3   | 1115   |
| t <sub>(MULT)</sub>      | MULT0 and MULT1 change to CLKOUT output resettled                                      | Normal          | Normal     | See Figure 7      |     |     | 1   | ms     |
| t <sub>(CLKON)</sub>     | STOPB <sup>↑</sup> to CLKOUT glitch-free clock edges                                   | CLK stop        | Normal     | See Figure 8      |     |     | 10  | ns     |
| t <sub>(CLKSETL)</sub>   | STOPB↑ to CLKOUT output settled to within 50 ps of the phase before STOPB was disabled | CLK stop        | Normal     | See Figure 8      |     |     | 20  | cycles |
| t <sub>(CLKOFF)</sub>    | STOPB↓ to CLKOUT output disabled                                                       | Normal          | CLK stop   | See Figure 8      |     |     | 5   | ns     |
| t <sub>(powerdown)</sub> | Delay time, PWRDNB↓ to the device in the power-down mode                               | Normal          | Power down | See Figure 6      |     |     | 1   | ms     |
| t <sub>(STOP)</sub>      | Maximum time in CLKSTOP (STOPB = 0) before reentering normal mode (STOPB = 1)          | STOPB           | Normal     | See Figure 8      | 100 |     |     | μs     |
| t <sub>(ON)</sub>        | Minimum time in normal mode (STOPB = 1) before reentering CLKSTOP (STOPB = 0)          | Normal          | CLK stop   | See Figure 8      | 100 |     |     | ms     |

## PARAMETER MEASUREMENT INFORMATION

#### **TESTING CONDITIONS**



Figure 1. Test Load and Voltage Definitions  $V_{OH}$ ,  $V_{OL}$ ,  $V_{O(STOP)}$ 



 $\label{eq:cycle-to-Cycle} \textit{Cycle-to-Cycle Jitter } (t_{(jitter)}) = \ |\ t_{CYCLE}(i) - t_{CYCLE}(i+1)\ |\ \ \text{over 1000 consecutive cycles}$ 

Figure 2. Cycle-to-Cycle Jitter



# PARAMETER MEASUREMENT INFORMATION (continued)



Duty Cycle =  $(t_{PW+}/t_{CYCLE})$ 

Figure 3. Output Duty Cycle



Figure 4. Crossing Point Voltage



Figure 5. Voltage Waveforms



Figure 6. PWRDNB Transition Timings



**Figure 7. MULT Transition Timings** 



# PARAMETER MEASUREMENT INFORMATION (continued)



A.  $V_{ref} = V_{O} \pm 200 \text{ mV}$ 

Figure 8. STOPB Transition Timings



#### **APPLICATION INFORMATION**

#### **APPLICATION EXAMPLE**

The following figure shows an example of using the CDCF5801A as a phase aligner de-skewing the unknown buffer delay of the two CDCV304s in the circuit. This circuitry would not be possible with a simple PLL because the feedback of the PLL would have the second CDCV304 in the loop, causing instability of the PLL due to a long delay.



Figure 9. Application Example

#### NOTE:

If an active element (microcontroller, ASIC, DSP< FPYA, DSP, etc.) is used in the CDCF5801A CLKOUT to DLYCTRL feedback loop, see application report SCAA075.

#### **SELECTING VDDREF**

Generally, VDDREF can be set to any value between 1.2 V and VDD. The setting of VDDREF directly influences the trigger voltage of the input. Special care must be taken when using small signal swings to drive the CVDCF5801 input (e.g., PECL). It is recommended to connect VDDREF directly to VDD, ac-couple the REFCLK input, and rebias the signal.

The following circuit is recommended to drive the CDCF5801A from a differential clock signal like PECL.



# **APPLICATION INFORMATION (continued)**



A. NOTE: If more signal swing is required and an unterminated transmission is on option, then R1 and R2 can both be replaced with 10-k $\Omega$  resistors.

Figure 10. Driving the CDCF5801A From a Differential Clock Signal

www.ti.com 13-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |            |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| CDCF5801ADBQ     | ACTIVE     | SSOP         | DBQ                | 24   | 50             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | CDCF5801A               | Samples |
| CDCF5801ADBQG4   | ACTIVE     | SSOP         | DBQ                | 24   | 50             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | CDCF5801A               | Samples |
| CDCF5801ADBQR    | ACTIVE     | SSOP         | DBQ                | 24   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | CDCF5801A               | Samples |
| CDCF5801ADBQRG4  | ACTIVE     | SSOP         | DBQ                | 24   | 2500           | TBD          | Call TI                       | Call TI             | -40 to 85    |                         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCF5801ADBQR | SSOP            | DBQ                | 24 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



# \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCF5801ADBQR | SSOP         | DBQ             | 24   | 2500 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CDCF5801ADBQ   | DBQ          | SSOP         | 24   | 50  | 506.6  | 8      | 3940   | 4.32   |
| CDCF5801ADBQG4 | DBQ          | SSOP         | 24   | 50  | 506.6  | 8      | 3940   | 4.32   |

DBQ (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AE.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated