



Order

Now





#### DS90UB934-Q1

SNLS507B - SEPTEMBER 2016 - REVISED OCTOBER 2018

# DS90UB934-Q1 12-Bit, 100-MHz FPD-Link III Deserializer for 1MP/60fps and 2MP/30fps Cameras

#### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified for Automotive Applications With the Following Results:
  - Device Temperature Grade 2: -40°C to +105°C Ambient Operating Temperature
  - Device HBM ESD Classification Level ±2 kV
  - **Device CDM ESD Classification Level C4**
- Operates up to 100 MHz in 12-bit Mode to Support 1MP/60fps and 2MP/30fps Imagers as well as Satellite RADAR
- Configurable 12-bit Parallel CMOS Compatible ٠ with DS90UB913A/933 Serializers
- Adaptive Equalization Compensates for Cable Aging and Degradation Effects
- Ultra-low Latency Bi-directional Control Data . Channel with Data Protection
- Cable Link Detect Diagnostics
- Supports Power-over-Coax Operation (PoC)
- ISO 10605 and IEC 61000-4-2 ESD Compliant
- Low Radiated and Conductive Emissions
- BIST (Built-In Self-Test)

#### Applications 2

- Automotive
  - Rear-View Cameras (RVC)
  - Surround View Systems (SVS)
  - Camera Monitor Systems (CMS)
  - Forward Vision Cameras (FC)
  - Driver Monitoring Systems (DMS)
  - Satellite RADAR Modules
- Security and Surveillance Cameras
- Industrial and Medical Imaging

#### Parallel Parallel FPD-Link III Data In Data Out 10 or 12 10 or 12 2 DS90UB933-Q1 Image Signal HD Image HSYNC, VSYNC HSYNC, DS90UB934-Q1 Processor or DS90UB913A-Q1 Sensor VSYNC Bidirectional (ISP) GPO **Control Channel** GPIO Bidirectiona Bidirectiona Control Bus Serializer Deserializer Control Bus

Typical Application Schematic



# 3 Description

The DS90UB934-Q1 FPD-Link III deserializer, in DS90UB913A/933-Q1 coniunction with the serializers, supports the video transport needs with ultra-high-speed forward channel an and an embedded bidirectional control channel. The DS90UB934-Q1 converts the FPD-Link III stream into a parallel CMOS output interface designed to support automotive image sensors up to 12 bits at 100 MHz with resolutions including 1MP/60fps and 2MP/30fps.

Support &

Community

The DS90UB933/934 chipset is fully AEC-Q100 qualified and designed to receive data across either 50- $\Omega$  single-ended coaxial or 100- $\Omega$  shielded-twisted pair (STP) cable assemblies. The DS90UB934-Q1 uses an advanced adaptive equalizer to allow support of various cable lengths and types with no additional programming required.

The DS90UB934-Q1 is improved over prior generations of ADAS FPD-Link III deserializer devices (such as DS90UB914A-Q1) offering higher bandwidth support with additional enhancements.

#### Device Information<sup>(1)</sup>

| PART NUMBER  | PACKAGE   | BODY SIZE (NOM)   |  |
|--------------|-----------|-------------------|--|
| DS90UB934-Q1 | VQFN (48) | 7.00 mm × 7.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

Copyright © 2017, Texas Instruments Incorporated

Texas Instruments

www.ti.com

# **Table of Contents**

| 1 | Features 1    |                                                  |  |  |  |  |  |  |  |
|---|---------------|--------------------------------------------------|--|--|--|--|--|--|--|
| 2 | Арр           | lications 1                                      |  |  |  |  |  |  |  |
| 3 | Description 1 |                                                  |  |  |  |  |  |  |  |
| 4 | Rev           | ision History 2                                  |  |  |  |  |  |  |  |
| 5 | Pin           | Configuration and Functions 4                    |  |  |  |  |  |  |  |
| 6 | Spe           | cifications7                                     |  |  |  |  |  |  |  |
|   | 6.1           | Absolute Maximum Ratings 7                       |  |  |  |  |  |  |  |
|   | 6.2           | ESD Ratings7                                     |  |  |  |  |  |  |  |
|   | 6.3           | Recommended Operating Conditions 8               |  |  |  |  |  |  |  |
|   | 6.4           | Thermal Information 8                            |  |  |  |  |  |  |  |
|   | 6.5           | DC Electrical Characteristics                    |  |  |  |  |  |  |  |
|   | 6.6           | AC Electrical Characteristics 11                 |  |  |  |  |  |  |  |
|   | 6.7           | Recommended Timing for the Serial Control Bus 12 |  |  |  |  |  |  |  |
|   | 6.8           | Typical Characteristics 15                       |  |  |  |  |  |  |  |
| 7 | Deta          | ailed Description 17                             |  |  |  |  |  |  |  |
|   | 7.1           | Overview 17                                      |  |  |  |  |  |  |  |
|   | 7.2           | Functional Block Diagram 18                      |  |  |  |  |  |  |  |
|   | 7.3           | Feature Description 18                           |  |  |  |  |  |  |  |
|   | 7.4           | Device Functional Modes 20                       |  |  |  |  |  |  |  |
|   | 7.5           | Programming 26                                   |  |  |  |  |  |  |  |
|   | 7.6           | Register Maps 32                                 |  |  |  |  |  |  |  |
|   |               |                                                  |  |  |  |  |  |  |  |

| 8   | App  | lication and Implementation       | 54       |
|-----|------|-----------------------------------|----------|
|     | 8.1  | Application Information           | 54       |
|     | 8.2  | Power Over Coax                   | 54       |
|     | 8.3  | Typical Application               | 57       |
|     | 8.4  | System Examples                   | 60       |
| 9   | Pow  | er Supply Recommendations         | 61       |
|     | 9.1  | VDD Power Supply                  |          |
|     | 9.2  | Power-Up Sequencing               |          |
|     | 9.3  | PDB Pin                           |          |
|     | 9.4  | Ground                            | 61       |
| 10  | Lave | out                               | 62       |
| -   | 10.1 |                                   |          |
|     | 10.2 | Layout Example                    |          |
| 11  |      | ice and Documentation Support     |          |
| ••• | 11.1 |                                   |          |
|     | 11.2 |                                   |          |
|     | 11.3 |                                   |          |
|     | 11.4 | •                                 |          |
|     | 11.5 |                                   |          |
|     | 11.6 | Glossary                          |          |
| 12  |      | hanical, Packaging, and Orderable | 54       |
| 14  |      | mation                            | 64       |
|     |      |                                   | <u> </u> |

# **4** Revision History

## Changes from Revision A (January 2017) to Revision B

#### Page

| • | Added that unused GPIOs can be left open or floating                                                    | . 5 |
|---|---------------------------------------------------------------------------------------------------------|-----|
| • | Added that PDB is internal pull down enabled                                                            | . 5 |
| • | Added description for selecting pull up resistor for OSS_SEL                                            | . 5 |
| • | Added description for selecting pull up resistor for OEN                                                | . 5 |
| • | Removed S, PD type for RES (pin 44)                                                                     | 6   |
| • | Removed S, PD type for RES (pin 43) and added it must be tied to GND                                    | . 6 |
| • | Added PDB test conditions for the LVCMOS IO voltage parameter in the Absolute Maximum Ratings table     | . 7 |
| • | Changed typical LVCMOS low-to-high transition time value from: 2.5 ns to: 2 ns                          | 11  |
| • | Changed maximum LVCMOS low-to-high transition time value from: 4 ns to: 3 ns                            | 11  |
| • | Changed typical LVCMOS high-to-low transition time value from: 2.5 ns to: 2 ns                          | 11  |
| • | Changed maximum LVCMOS high-to-low transition time value from: 4 ns to: 3 ns                            | 11  |
| • | Changed receiver clock jitter test condition from: SSCG[3:0] = OFF to: SSCG[0] = OFF                    | 11  |
| • | Changed deserializer period jitter test condition from: SSCG[3:0] = OFF to: SSCG[0] = OFF               | 11  |
| • | Changed deserializer cycle-to-cycle clock jitter test condition from: SSCG[3:0] = OFF to: SSCG[0] = OFF | 11  |
| • | Changed input jitter symbol from: TOL <sub>JIT</sub> to: T <sub>IJIT</sub>                              | 12  |
| • | Added reference to compatibility with DS90UB953-Q1/935-Q1 serializers                                   | 17  |
| • | Added column for DS90UB953-Q1/935-Q1                                                                    | 20  |
| • | Added clarification on input mode selection                                                             | 20  |
| • | Fixed typo in Figure 13 supply rail text                                                                | 20  |
| • | Changed pullup power supply node from VDDIO to V(I2C)                                                   | 26  |
| • | Removed pullup resistor recommendation                                                                  | 26  |
| • | Updated description of clock frequency during BIST operation                                            | 31  |
| • | Fixed typos in register maps                                                                            | 32  |



Page

#### www.ti.com

## **Revision History (continued)**

| • | Updated register "TYPE" column per legend                | 32 |
|---|----------------------------------------------------------|----|
| • | Fixed typo in register name                              | 40 |
| • | Added Power Over Coax section                            | 54 |
| • | Updated return loss S11 values                           | 56 |
| • | Added STP typical connection diagram                     | 58 |
| • | Updated recommendation for common ground plane           | 61 |
| • | Updated recommendation for bypass capacitors             | 62 |
| • | Updated typical bypass capacitor value from 50uF to 47uF | 62 |
|   |                                                          |    |

#### Changes from Original (September 2016) to Revision A

# 



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN                 |                              | I/O  | DESCRIPTION                                                                                                                                                      |  |  |  |  |  |
|---------------------|------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME                | NO.                          | TYPE | DESCRIPTION                                                                                                                                                      |  |  |  |  |  |
| <b>RECEIVE DATA</b> | RECEIVE DATA PARALLEL OUTPUT |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT0               | 24                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT1               | 23                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT2               | 22                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT3               | 21                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT4               | 19                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT5               | 18                           |      | RECEIVE DATA OUTPUT: This signal carries data from the FPD-LINK III deserializer to the                                                                          |  |  |  |  |  |
| ROUT6               | 16                           | 0    | processor. Output is parallel, configurable for up to 12 bits (ROUT0 – ROUT11) single ended outputs. VDDIO logic levels. For unused outputs leave as No Connect. |  |  |  |  |  |
| ROUT7               | 15                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT8               | 14                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT9               | 13                           |      |                                                                                                                                                                  |  |  |  |  |  |
| ROUT10              | 12                           | 1    |                                                                                                                                                                  |  |  |  |  |  |
| ROUT11              | 11                           | 1    |                                                                                                                                                                  |  |  |  |  |  |
| HSYNC               | 10                           | 0    | Horizontal SYNC output. VDDIO logic levels.                                                                                                                      |  |  |  |  |  |



## Pin Functions (continued)

| PIN              |                                                                                       |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|------------------|---------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO.                                                                                   | TYPE                  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| VSYNC            | 9                                                                                     | 0                     | Vertical SYNC output. VDDIO logic levels.                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| PCLK             | 8                                                                                     | 0                     | Pixel clock (PCLK) output. VDDIO logic levels.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| GPIO             |                                                                                       |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| GPIO0            | 28                                                                                    |                       | General purpose input/output: Pins can be used to control and respond to various commands.                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| GPIO1            | 27                                                                                    | I/O, PD               | They may be configured to be the input signals for the corresponding GPOs on the serializer or they may be configured to be outputs to follow local register settings. At power up the GPIO are                                                                                                                                                                                                                                                               |  |  |
| GPIO2            | 26                                                                                    | 1,0,10                | sabled and by default include a 25-k $\Omega$ (typical) pulldown resistor. VDDIO logic levels. Unused PIOs can be left open or floating.                                                                                                                                                                                                                                                                                                                      |  |  |
| GPIO3/INTB       | 25                                                                                    | I/O, Open<br>Drain    | General purpose input/output: Pin GPIO3 can be configured to be an input signal for GPOs on the serializer. Pin 25 is shared with INTB. Pull up with 4.7 k $\Omega$ to VDDIO. Programmable input/output pin is an active-low open drain and controlled by the status registers. Unused GPIOs can be left open or floating.                                                                                                                                    |  |  |
| FPD-LINK III INT | ERFACE                                                                                |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| RIN0+            | 41                                                                                    |                       | Receive input channel 0: Differential FPD-Link receiver and bidirectional control back channel                                                                                                                                                                                                                                                                                                                                                                |  |  |
| RIN0-            | 42                                                                                    | I/O                   | output. The IO must be AC coupled. There is internal 100 $\Omega$ differential termination between RIN0+ and RIN0 For applications using single-ended coaxial channel connect RIN0+ with 100-nF, AC-coupling capacitor and terminate RIN0– to GND with a 47-nF capacitor and 50- $\Omega$ resistor. For STP applications connect both RIN0+ and RIN0- with 100-nF, AC-coupling capacitor.                                                                     |  |  |
| RIN1+            | 32                                                                                    |                       | Receive input channel 1: Differential FPD-Link receiver and bidirectional control back channel                                                                                                                                                                                                                                                                                                                                                                |  |  |
| RIN1–            | 33<br>I/O<br>33<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O |                       | output. The IO must be AC coupled. There is internal 100Ω differential termination between RIN1+ and RIN1–. For applications using single-ended coaxial channel connect RIN0+ with 100nF AC coupling capacitor and terminate RIN1- to Ground with a 47 nF capacitor and 50 ohm resistor. For STP applications connect both RIN1+ and RIN1– with 100 nF AC coupling capacitor.                                                                                 |  |  |
| I2C PINS         | I                                                                                     |                       | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| I2C_SCL          | 2                                                                                     | I/O,<br>Open<br>Drain | I2C serial clock: Clock line for the bidirectional control bus communication.<br>External 2-k $\Omega$ to 4.7-k $\Omega$ pullup resistor to V <sub>I2C</sub> recommended per I2C interface standards.                                                                                                                                                                                                                                                         |  |  |
| I2C_SDA          | 1                                                                                     | I/O,<br>Open<br>Drain | I2C serial data: Data line for bidirectional control bus communication.<br>External 2-k $\Omega$ to 4.7-k $\Omega$ pullup resistor to V <sub>I2C</sub> recommended per I2C interface standards.                                                                                                                                                                                                                                                               |  |  |
| CONFIGURATIO     | N and CON                                                                             | TROL PINS             |                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| IDX              | 35                                                                                    | S                     | Input. I2C serial control bus device ID address<br>Connect to external pullup to VDD18 (pin 17) and pull down to GND to create a voltage divider.<br>See Table 7.                                                                                                                                                                                                                                                                                             |  |  |
| MODE             | 37                                                                                    | S                     | Mode select configuration input to set operating mode based on input voltage level.<br>Typically connected to voltage divider via external pullup to VDD18 (pin 17) and pulldown to<br>GND See Table 2.                                                                                                                                                                                                                                                       |  |  |
| PDB              | 30                                                                                    | S, PD                 | Power-down inverted Input Pin. This pin is internal pull down enabled. When PDB input is brought HIGH, the device is enabled. Asserting PDB signal low powers down the device and consume minimum power. The default function of this pin is PDB = LOW; POWER DOWN. This pin has a $50$ -k $\Omega$ (typical) internal pulldown resistor. <i>INPUT IS 3.3 V TOLERANT</i> . PDB = 1.8 V, device is enabled (normal operation) PDB = 0, device is powered down. |  |  |
| SEL              | 46                                                                                    | S,PD                  | MUX select: Digital input for selecting FPD Link input channel 0 (A) or channel 1 (B). The default state of SEL = L, selects RIN0, input A, as the active channel on the deserializer. Asserting SEL = H selects RIN1 input B as the active channel on the deserializer. This pin has a 25-k $\Omega$ (typical) internal pulldown resistor. VDDIO logic levels.                                                                                               |  |  |
| OSS_SEL          | 4                                                                                     | S, PD                 | Output sleep state select pin for enabling output sleep state. This pin has a 25-k $\Omega$ (typical) internal pulldown resistor. If unused, connect to VDD. If using pullup resistor to connect to VDD, the resistor value should be <= 4.3-k $\Omega$ . VDDIO logic levels. See <i>DVP Output Control</i> .                                                                                                                                                 |  |  |
| OEN              | 5                                                                                     | S, PD                 | Output enable. This pin has a 1-M $\Omega$ (typical) internal pulldown resistor. If unused, connect to VDD. If using pullup resistor to connect to VDD, the resistor value should be <= 4.3-k $\Omega$ . VDDIO logic levels. See <i>DVP Output Control</i> .                                                                                                                                                                                                  |  |  |

**ISTRUMENTS** 

EXAS

#### **Pin Functions (continued)**

| PIN                      |          | I/O   |                                                                                                                                                                                                                                                                                                           |  |  |
|--------------------------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                     | NO.      | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                               |  |  |
| DIAGNOSTIC PI            | NS       |       |                                                                                                                                                                                                                                                                                                           |  |  |
| CMLOUTP<br>CMLOUTN       | 38<br>39 | 0     | Channel monitor loop-through (CML) driver differential output. Typically routed to test points and not connected. For monitoring terminate CMLOUT with a $100-\Omega$ differential load.                                                                                                                  |  |  |
| BISTEN                   | 6        | S, PD | BIST enable: BISTEN = H, BIST mode is enabled BISTEN = L, BIST mode is disabled. See<br><i>Built-In Self Test (BIST)</i> for more information. This pin has a 25-k $\Omega$ (typ) internal pulldown resistor. VDDIO logic levels.                                                                         |  |  |
| PASS                     | 47       | ο     | PASS Output: PASS = H, ERROR FREE transmission in forward channel operation. PASS = L, one or more errors were detected in the received payload. See <i>Built-In Self Test (BIST)</i> for more information. Leave No Connect if unused. Typically route to test point for monitoring. VDDIO logic levels. |  |  |
| LOCK                     | 48       | 0     | LOCK Status: Output pin for monitoring lock status of FPD-Link III channel. LOCK = H, PLL is Locked, outputs are active. LOCK = L, PLL is unlocked, may be used as link status. VDDIO logic levels.                                                                                                       |  |  |
| RES                      | 44       | -     | Reserved. Must be NC or tied to GND for normal operation.                                                                                                                                                                                                                                                 |  |  |
| RES                      | 43       | -     | Reserved. This pin has internal pull-up resistor. Must be tied to GND for normal operation.                                                                                                                                                                                                               |  |  |
| POWER AND G              | ROUND    |       |                                                                                                                                                                                                                                                                                                           |  |  |
| VDDIO                    | 7,29     | Р     | VDDIO voltage supply input: The single-ended outputs and control input are powered from VDDIO. VDDIO can be connected to a 1.8-V, $\pm$ 5% or 3-V to 3.6-V power rail. Each pin requires a minimum 10-nF capacitor to GND.                                                                                |  |  |
| VDD18                    | 17       | Р     | 1.8-V (±5%) power supply. Requires 1- $\mu$ F, 0.1- $\mu$ F, and 0.01- $\mu$ F capacitors to GND at each VDD pin.                                                                                                                                                                                         |  |  |
| VDD18_P0<br>VDD18_P1     | 45<br>36 | Р     | 1.8-V (±5%) PLL power supplies. Requires 1- $\mu$ F, 0.1- $\mu$ F, and 0.01- $\mu$ F capacitors to GND at each VDD pin.                                                                                                                                                                                   |  |  |
| VDD18_FPD0<br>VDD18_FPD1 | 40<br>31 | Р     | 1.8-V (±5%) high-speed transceiver (HSTRX) analog power supplies. Requires 10- $\mu$ F, 0.1- $\mu$ F, and 0.01- $\mu$ F capacitors to GND at each VDD pin.                                                                                                                                                |  |  |
| VDD11_FPD                | 34       | D     | Decoupling capacitor connection for internal analog regulator. Requires a minimum $4.7 \mu$ F capacitor to GND and must not be connected to other 1.1-V supply rails.                                                                                                                                     |  |  |
| VDD11_DVP                | 20       | D     | Decoupling capacitor connection for internal mixed signal regulator. Requires a minimum 4.7- $\mu$ F capacitor to GND and must not be connected to other 1.1-V supply rails.                                                                                                                              |  |  |
| VDD11_D                  | 3        | D     | Decoupling capacitor connection for internal digital regulator. Requires a minimum 4.7- $\mu$ F capacitor to GND and must not be connected to other 1.1-V supply rails.                                                                                                                                   |  |  |
| GND                      | DAP      | G     | DAP is the large metal contact at the bottom side, located at the center of the QFN package.<br>Connect to the ground plane (GND).                                                                                                                                                                        |  |  |

The definitions below define the functionality of the I/O cells for each pin.

TYPE:

- I = Input
- O = Output
- I/O = Input/Output
- S = Configuration pin (All strap pins have internal pulldowns. If the default strap value needs to be changed then use an external resistor.)
- PD = Internal pulldown
- P, G = Power supply, ground
- D = Decoupling pin for internal voltage rail



## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1) (2)</sup>

|                                       |                                                                                                                                    | MIN  | MAX                        | UNIT |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|------|
| Supply voltage                        | VDD18 (VDD18, VDD18_P1 , VDD18_P0 ,<br>VDD18_FPD0, VDD18_FPD1)                                                                     | -0.3 | 2.16                       | V    |
|                                       | VDDIO                                                                                                                              | -0.3 | 3.96                       |      |
|                                       | RIN0+, RIN0–, RIN1+, RIN1–<br>Device powered up (VDD18 and VDDIO within<br>recommended operating conditions)                       | -0.3 | 2.75                       |      |
| FPD-Link III input voltage            | RIN0+, RIN0–, RIN1+, RIN1–<br>Device powered down (VDD18 and VDDIO below<br>recommended operating conditions)<br>Transient Voltage | -0.3 | 1.45                       | V    |
|                                       | RIN0+, RIN0–, RIN1+, RIN1–<br>Device powered down (VDD18 and VDDIO below<br>recommended operating conditions)<br>DC Voltage        | -0.3 | 1.35                       |      |
| LVCMOS IO voltage                     | ROUT[11:0], PCLK, VSYNC, HSYNC, GPIO0,<br>GPIO1, GPIO2, SEL, OSS_SEL, OEN, BISTEN,<br>PASS, LOCK                                   | -0.3 | V <sub>(VDDIO)</sub> + 0.3 | V    |
|                                       | PDB                                                                                                                                | -0.3 | 3.96                       |      |
| Configuration input voltage           | MODE, IDX                                                                                                                          | -0.3 | V <sub>(VDD18)</sub> + 0.3 | V    |
| Open-drain voltage                    | GPIO3/INTB, I2C_SDA, I2C_SCL                                                                                                       | -0.3 | 3.96                       | v    |
| Junction temperature                  |                                                                                                                                    |      | 150                        | °C   |
| Storage temperature, T <sub>stg</sub> |                                                                                                                                    | -65  | 150                        | °C   |

(1) If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office or Distributors for availability and specifications.

(2) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                        |                         |                                                                                                                                                                                                                       |                                                   | VALUE  | UNIT |
|------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|------|
|                        |                         | Human body model (HBM), per AEC                                                                                                                                                                                       | RIN0+, RIN0–, RIN1+, RIN1–                        | ±2000  |      |
|                        |                         | Q100-002 <sup>(1)</sup>                                                                                                                                                                                               | Other pins                                        | ±2000  |      |
|                        |                         | Charged device model (CDM), per AEC                                                                                                                                                                                   | Q100-011                                          | ±750   |      |
| V <sub>(ESD)</sub> Ele |                         | ic discharge<br>ESD Rating (IEC 61000-4-2)<br>$R_D$ = 330 $\Omega$ , $C_S$ = 150 pF<br>ESD Rating (ISO 10605)<br>$R_D$ = 330 $\Omega$ , $C_S$ = 150 pF and 330 pF<br>$R_D$ = 2 k $\Omega$ , $C_S$ = 150 pF and 330 pF | Contact Discharge<br>(RIN0+, RIN0–, RIN1+, RIN1–) | ±8000  |      |
|                        | Electrostatic discharge |                                                                                                                                                                                                                       | Air Discharge<br>(RIN0+, RIN0–, RIN1+, RIN1–)     | ±15000 | V    |
|                        |                         |                                                                                                                                                                                                                       | Contact Discharge<br>(RIN0+, RIN0–, RIN1+, RIN1–) | ±8000  |      |
|                        |                         |                                                                                                                                                                                                                       | Air Discharge<br>(RIN0+, RIN0–, RIN1+, RIN1–)     | ±15000 |      |

(1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018

www.ti.com

STRUMENTS

EXAS

#### 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                                                    |                            | MIN  | NOM | MAX  | UNIT       |
|----------------------------------------------------|----------------------------|------|-----|------|------------|
| Supply voltage                                     | V <sub>(VDD18)</sub>       | 1.71 | 1.8 | 1.89 | V          |
| LVCMOS supply voltage                              | $V_{(VDDIO)} = 1.8 V$      | 1.71 | 1.8 | 1.89 | V          |
| LVCIVIOS supply voltage                            | $V_{(VDDIO)} = 3.3 V$      | 3.0  | 3.3 | 3.6  | V          |
| Operating free-air temperature, T <sub>A</sub>     |                            | -40  | 25  | 105  | °C         |
| Data rate                                          |                            | 0.7  |     | 1.87 | Gbps       |
| PCLK frequency                                     |                            | 25   |     | 100  | MHz        |
| Local I <sup>2</sup> C frequency, f <sub>I2C</sub> |                            |      |     | 1    | MHz        |
| Supply Noise <sup>(1)(2)</sup>                     | V <sub>(VDD18)</sub>       |      |     | 50   |            |
| Supply Noise ( / /                                 | V <sub>(VDDIO)</sub>       |      |     | 50   | $mV_{P-P}$ |
| Power-over-Coax noise <sup>(3)</sup>               | RIN0+, RIN0-, RIN1+, RIN1- |      | 20  |      |            |

(1) DC-50 MHz

(1) Do do Mil2
 (2) Specification is ensured by design and/or characterization and is not tested in production.
 (3) Measured across RIN[1:0]+ and RIN[1:0]- terminals

#### 6.4 Thermal Information

|                      |                                              | DS90UB934-Q1 |      |
|----------------------|----------------------------------------------|--------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RGZ (VQFN)   | UNIT |
|                      |                                              | 48 PINS      |      |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | 30.3         | °C/W |
| $R_{\theta JC(TOP)}$ | Junction-to-case (top) thermal resistance    | 12.3         | °C/W |
| $R_{\theta JC(BOT)}$ | Junction-to-case (bottom) thermal resistance | 1.2          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 6.9          | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | 0.2          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 6.8          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics (SPRA953).

## 6.5 DC Electrical Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified.

|                | PARAMETER TEST CONDITIONS         |                    | PIN OR<br>FREQUENCY                                               | MIN | ТҮР | MAX  | UNIT |  |  |  |  |
|----------------|-----------------------------------|--------------------|-------------------------------------------------------------------|-----|-----|------|------|--|--|--|--|
| TOTAL          | TOTAL POWER CONSUMPTION           |                    |                                                                   |     |     |      |      |  |  |  |  |
|                | Total Power<br>Consumption normal | Worst Case pattern | V <sub>(VDD18)</sub> =<br>V <sub>(VDDI0)</sub> = 1.89<br>V        |     | 500 | 685  |      |  |  |  |  |
| P <sub>T</sub> | operation<br>See Figure 5         | Default registers  | V <sub>(VDD18)</sub> = 1.89<br>V,<br>V <sub>(VDDIO)</sub> = 3.6 V |     | 900 | 1125 | mW   |  |  |  |  |



## **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

|                 | PARAMETER                                      | TEST CONE                                            | DITIONS                                    | PIN OR<br>FREQUENCY                                           | MIN                            | ΤΥΡ ΜΑΧ                        | UNIT |
|-----------------|------------------------------------------------|------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------|--------------------------------|--------------------------------|------|
| SUPPLY          | CURRENT                                        |                                                      |                                            |                                                               |                                |                                |      |
|                 |                                                | f = 100 MHz, 10-bit<br>mode                          | V <sub>(VDDIO)</sub> = 1.89<br>V OR 3.6 V  | VDD18                                                         |                                | 250                            |      |
|                 |                                                | V <sub>(VDD18)</sub> = 1.89 V<br>Worst Case Pattern, | V <sub>(VDDIO)</sub> = 1.89<br>V           | VDDIO                                                         |                                | 60                             |      |
|                 |                                                | Default Registers<br>C <sub>L</sub> = 8 pF           | V <sub>(VDDIO)</sub> = 3.6 V               | VDDIO                                                         |                                | 145                            |      |
|                 | Deserializer Supply                            | f = 100 MHz, 12-bit<br>HF mode                       | V <sub>(VDDIO)</sub> = 1.89<br>V OR 3.6 V  | VDD18                                                         |                                | 270                            |      |
| I <sub>DD</sub> | Current (includes load current). See Figure 5. | V <sub>(VDD18)</sub> = 1.89 V<br>Worst Case Pattern, | V <sub>(VDDIO)</sub> = 1.89<br>V           | VDDIO                                                         |                                | 90                             | mA   |
|                 |                                                | Default Registers<br>$C_L = 8 \text{ pF}$            | V <sub>(VDDIO)</sub> = 3.6 V               | VDDIO                                                         |                                | 170                            |      |
|                 |                                                | f = 50 MHz, 12-bit LF<br>mode                        | V <sub>(VDDIO)</sub> = 1.89<br>V OR 3.6 V  | VDD18                                                         |                                | 240                            |      |
|                 |                                                | V <sub>(VDD18)</sub> = 1.89 V<br>Worst Case Pattern, | V <sub>(VDDIO)</sub> = 1.89<br>V           | VDDIO                                                         |                                | 80                             |      |
|                 |                                                | Default Registers<br>$C_L = 8 \text{ pF}$            | V <sub>(VDDIO)</sub> = 3.6 V               | VDDIO                                                         |                                | 155                            |      |
|                 | Deserializer Power                             | $V_{(VDD18)} = 1.89 \text{ V}, V_{(VD18)}$           |                                            | VDD18                                                         | ·                              | 30                             |      |
| DDZ             | Down Supply Current                            | PDB = L, All other LVC<br>0V, Default Registers      | CMOS inputs =                              | VDDIO                                                         |                                | 10                             | mA   |
| 1.8-V LV(       | CMOS I/O <sup>(1)</sup>                        | л. ————————————————————————————————————              |                                            | 1                                                             |                                |                                |      |
| V <sub>ОН</sub> | High Level Output<br>Voltage                   | $I_{OH} = -2 \text{ mA}$                             | V <sub>(VDDIO)</sub> = 1.71<br>V to 1.89 V | ROUT[11:0],<br>HSYNC,                                         | V <sub>(VDDIO)</sub><br>- 0.45 | V <sub>(VDDIO)</sub>           | V    |
| V <sub>OL</sub> | Low Level Output<br>Voltage                    | I <sub>OL</sub> = 2 mA                               | V <sub>(VDDIO)</sub> = 1.71<br>V to 1.89 V | VSYNC, LOCK,<br>PASS                                          | GND                            | 0.45                           | V    |
| V <sub>IH</sub> | High Level Input Voltage                       | $V_{(VDDIO)} = 1.71 V \text{ to } 1.32$              | 39 V                                       | GPIO[3:0], PDB,<br>OEN, SEL,                                  | 0.65 ×<br>V <sub>(VDDIO)</sub> | V <sub>(VDDIO)</sub>           | V    |
| V <sub>IL</sub> | Low Level Input Voltage                        | V <sub>(VDDIO)</sub> = 1.71 V to 1.3                 | 39 V                                       | OSS_SEL,<br>BISTEN                                            | GND                            | 0.35 ×<br>V <sub>(VDDIO)</sub> | V    |
|                 |                                                |                                                      |                                            | GPIO[3:0] <sup>(2)</sup> ,<br>OEN                             | -20                            | 20                             |      |
| I <sub>IH</sub> | Input High Current                             | V <sub>IN</sub> = 1.71 V to 1.89 V                   |                                            | GPIO[2:0] <sup>(3)</sup> ,<br>SEL, PDB,<br>OSS_SEL,<br>BISTEN | -100                           | 100                            | μA   |
| lı_             | Input Low Current                              | V <sub>IN</sub> = 0 V                                |                                            | GPIO[3:0], PDB,<br>OEN, SEL,<br>OSS_SEL,<br>BISTEN            | -20                            | 20                             | μA   |
| I <sub>OS</sub> | Output Short Circuit<br>Current                | V <sub>OUT</sub> = 0 V                               |                                            |                                                               |                                | -17                            | mA   |
| oz              | TRI-STATE Output<br>Current                    | $V_{OUT} = 0 V \text{ or } V_{(VDDIO)}$              | , PDB = L                                  |                                                               | -20                            | 20                             | μA   |
| 3.3-V LV        | CMOS I/O <sup>(4)</sup>                        |                                                      |                                            |                                                               | ·                              | I                              |      |
| V <sub>OH</sub> | High Level Output<br>Voltage                   | $I_{OH} = -4 \text{ mA}$                             | V <sub>(VDDIO)</sub> = 3.0 V<br>to 3.6 V   | GPIO[3:0],<br>ROUT[11:0],                                     | 2.4                            | V <sub>(VDDIO)</sub>           | V    |
| V <sub>OL</sub> | Low Level Output<br>Voltage                    |                                                      |                                            | HSYNC,<br>VSYNC, LOCK,                                        | GND                            | 0.4                            | V    |

(1)

 $V_{(VDDIO)} = 1.8 V \pm 5\%$ GPIO[2:0] Pulldown disabled; Register 0xBE = 0x03 GPIO[2:0] Pulldown enabled; Register 0xBE = 0x00 (2)

(3)

(4)  $V_{(VDDIO)} = 3.0 \text{ V to } 3.6 \text{ V}$ 

Copyright © 2016–2018, Texas Instruments Incorporated

SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018

www.ti.com

## **DC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

|                     | PARAMETER                                      | TEST CONDITIONS                                                              | PIN OR<br>FREQUENCY                                   | MIN                           | TYP | MAX                           | UNIT |
|---------------------|------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------|-----|-------------------------------|------|
| V <sub>IH</sub>     | High Level Input Voltage                       | V <sub>(VDDIO)</sub> = 3.0 V to 3.6 V                                        | GPIO[3:0],<br>OEN, SEL,<br>OSS_SEL,<br>BISTEN         | 2                             |     | V <sub>(VDDIO)</sub>          | V    |
|                     |                                                |                                                                              | PDB                                                   | 1.17                          | ,   | V <sub>(VDDIO)</sub>          |      |
| V <sub>IL</sub>     | Low Level Input Voltage                        | V <sub>(VDDIO)</sub> = 3.0 V to 3.6 V                                        | GPIO[3:0],<br>OEN, SEL,<br>OSS_SEL,<br>BISTEN         | GND                           |     | 0.8                           | V    |
|                     |                                                |                                                                              | PDB                                                   | GND                           |     | 0.63                          |      |
|                     |                                                |                                                                              | GPIO[3:0] <sup>(2)</sup> ,<br>OEN, PDB                | -20                           |     | 20                            |      |
| Ι <sub>ΙΗ</sub>     | Input High Current                             | V <sub>IN</sub> = 3.0 V to 3.6 V                                             | GPIO[2:0] <sup>(3)</sup> ,<br>SEL, OSS_SEL,<br>BISTEN | -190                          |     | 190                           | μΑ   |
| IIL                 | Input Low Current                              | R = 0 V<br>S = 0 V<br>GPIO[3:0],<br>OEN, SEL,<br>OSS_SEL,<br>BISTEN, PDB −20 |                                                       |                               | 20  | μΑ                            |      |
| I <sub>OS</sub>     | Output Short Circuit<br>Current                | V <sub>OUT</sub> = 0 V                                                       |                                                       |                               | -40 |                               | mA   |
| I <sub>OZ</sub>     | TRI-STATE Output<br>Current                    | $V_{OUT} = 0 V \text{ or } V_{(VDDIO)}, PDB = LOW$                           |                                                       | -60                           |     | 60                            | μΑ   |
| I2C SERIA           | AL CONTROL BUS <sup>(5)</sup>                  |                                                                              |                                                       |                               |     |                               |      |
| V <sub>IH</sub>     | Input High Level                               |                                                                              |                                                       | 0.7 ×<br>V <sub>(VDDIO)</sub> |     | V <sub>(VDDIO)</sub>          | V    |
| V <sub>IL</sub>     | Input Low Level                                |                                                                              |                                                       | GND                           | ,   | 0.3 ×<br>V <sub>(VDDIO)</sub> | V    |
| V <sub>HY</sub>     | Input Hysteresis                               |                                                                              | I2C_SDA,                                              | 50                            |     |                               | mV   |
| V <sub>OL</sub>     | Output Low Level                               | Standard/Fast Mode - $I_{OL}$ = 4 mA; Fast<br>Plus Mode - $I_{OL}$ = 20 mA   | 12C_SCL                                               | 0                             |     | 0.4                           | V    |
| IIH                 | Input High Current                             | $V_{IN} = V_{(VDDIO)}$                                                       |                                                       | -10                           |     | 10                            | μA   |
| IIL                 | Input Low Current                              | V <sub>IN</sub> = 0V                                                         |                                                       | -10                           |     | 10                            | μA   |
| C <sub>IN</sub>     | Input Capacitance <sup>(6)</sup>               |                                                                              |                                                       |                               | 5   | 10                            | pF   |
| FPD-LINK            |                                                | •                                                                            | +                                                     |                               |     |                               |      |
| V <sub>CM</sub>     | Common Mode Voltage<br>See Figure 2.           |                                                                              |                                                       |                               | 1.2 |                               | V    |
| Р                   | Internal Termination                           | Single Ended                                                                 |                                                       | 40                            | 50  | 60                            | ~    |
| R <sub>T</sub>      | Resistor                                       | Differential                                                                 |                                                       |                               |     | 120                           | Ω    |
| FPD-LINK            | III BIDIRECTIONAL CONTR                        | OL CHANNEL                                                                   |                                                       |                               |     |                               |      |
| V <sub>OUT-BC</sub> | Back Channel Single-<br>Ended Output Voltage   | RL = 50 $\Omega$ , Coaxial configuration, forward channel disabled           | RIN0+, RIN1+                                          | 190                           |     | 260                           | mV   |
| V <sub>OD-BC</sub>  | Back Channel<br>Differential Output<br>Voltage | RL = 100 $\Omega$ , STP configuration, forward channel disabled              | RIN0+, RIN0–<br>RIN1+, RIN1–                          | 380                           |     | 520                           | mV   |

(5) (6)

 $V_{(VDDIO)}$  = 1.8 V ± 5% **OR** 3.0 V to 3.6 V Specification is ensured by design and/or characterization and is not tested in production.



#### 6.6 AC Electrical Characteristics

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | PARAMETER                                                             | TEST CONDITIONS                                                                                     | PIN OR<br>FREQUENCY                       | MIN TYP MA |                   | MAX  | AX UNIT                          |  |
|-------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------------------------------|------------|-------------------|------|----------------------------------|--|
| LVCMO             | S I/O                                                                 |                                                                                                     | L                                         |            |                   |      |                                  |  |
|                   |                                                                       | 10-bit Mode                                                                                         | PCLK, 50 - 100 MHz                        | 10         |                   | 20   |                                  |  |
| t <sub>RCP</sub>  | Receiver Output Clock<br>Period.<br>See Figure 7.                     | 12-bit HF Mode                                                                                      | PCLK, 37.5 - 100<br>MHz                   | 10         |                   | 26.7 | ns                               |  |
|                   | See Figure 7.                                                         | 12-bit LF Mode                                                                                      | PCLK, 25 - 50 MHz                         | 20         |                   | 40   |                                  |  |
|                   |                                                                       | 10-bit Mode                                                                                         |                                           | 45%        | 50%               | 55%  |                                  |  |
| t <sub>PDC</sub>  | PCLK Duty Cycle <sup>(1)</sup>                                        | 12-bit HF or LF Mode                                                                                | PCLK                                      | 40%        | 50%               | 60%  |                                  |  |
| t <sub>CLH</sub>  | LVCMOS Low-to-High<br>Transition Time <sup>(1)</sup><br>See Figure 1. |                                                                                                     | PCLK                                      |            | 2                 | 2.8  | ns                               |  |
| t <sub>CHL</sub>  | LVCMOS High-to-Low<br>Transition Time <sup>(1)</sup><br>See Figure 1. | -                                                                                                   | PCLK                                      |            | 2                 | 2.8  | ns                               |  |
| t <sub>CLH</sub>  | LVCMOS Low-to-High<br>Transition Time <sup>(1)</sup><br>See Figure 1. | V <sub>(VDDIO)</sub> = 1.71 V to 1.89 V<br>OR<br>V <sub>(VDDIO)</sub> = 3.0 V to 3.6 V              | ROUT[11:0],<br>HSYNC, VSYNC,<br>GPIO[2:0] |            | 2                 | 3    | ns                               |  |
| t <sub>CHL</sub>  | LVCMOS High-to-Low<br>Transition Time <sup>(1)</sup><br>See Figure 1. | CL = 8 pF (lumped load)<br>Default Registers                                                        | ROUT[11:0],<br>HSYNC, VSYNC,<br>GPIO[2:0] |            | 2                 | 3    | ns                               |  |
| t <sub>ROS</sub>  | ROUT Setup Data to PCLK <sup>(1)</sup><br>See Figure 7.               | +                                                                                                   | PCLK, ROUT[11:0],<br>HSYNC, VSYNC         | 0.38T      | 0.5T              |      | ns                               |  |
| t <sub>ROH</sub>  | ROUT Hold Data to PCLK <sup>(1)</sup><br>See Figure 7.                | -                                                                                                   | PCLK, ROUT[11:0],<br>HSYNC, VSYNC         | 0.38T      | 0.5T              |      | ns                               |  |
|                   |                                                                       | 10-bit mode         175T           Default Registers (RRFB = 1)         12-bit HF mode         100T | 10-bit mode                               | 175T       |                   | 185T |                                  |  |
| t <sub>DD</sub>   | Deserializer Delay <sup>(1)</sup><br>See Figure 6.                    |                                                                                                     |                                           | 115T       | ns                |      |                                  |  |
|                   | occ right o.                                                          |                                                                                                     | 12-bit LF mode                            | 65T        |                   | 80T  |                                  |  |
|                   |                                                                       |                                                                                                     | 10-bit mode                               |            |                   | 22   |                                  |  |
| t <sub>DDLT</sub> | Deserializer Data Lock Time<br>See Figure 3.                          | Digital Reset, or PDB = HIGH<br>to LOCK = HIGH                                                      | 12-bit HF mode                            |            |                   | 22   | ms                               |  |
|                   | See Figure 5.                                                         |                                                                                                     | 12-bit LF mode                            |            |                   | 22   |                                  |  |
|                   |                                                                       |                                                                                                     | 10-bit mode                               |            | 40                | 70   |                                  |  |
| t <sub>RCJ</sub>  | Receiver Clock Jitter <sup>(1)</sup>                                  | PCLK, SSCG[0] = OFF                                                                                 | 12-bit HF mode                            |            | 52                | 90   | ps                               |  |
|                   |                                                                       |                                                                                                     | 12-bit LF mode                            |            | 45                | 85   |                                  |  |
|                   |                                                                       |                                                                                                     | 10-bit mode                               |            | 885               | 1020 |                                  |  |
| t <sub>DPJ</sub>  | Deserializer Period Jitter <sup>(1)</sup>                             | PCLK, SSCG[0] = OFF                                                                                 | 12-bit HF mode                            |            | 420               | 880  | ps                               |  |
|                   |                                                                       |                                                                                                     | 12-bit LF mode                            |            | 400               | 515  |                                  |  |
|                   |                                                                       |                                                                                                     | 10-bit mode                               |            | 1360              | 1800 |                                  |  |
| t <sub>DCCJ</sub> | Deserializer Cycle-to-Cycle<br>Clock Jitter <sup>(1)(2)</sup>         | PCLK, SSCG[0] = OFF                                                                                 | 12-bit HF mode                            |            | 1280              | 1500 | ps                               |  |
|                   |                                                                       |                                                                                                     | 12-bit LF mode                            |            | 890               | 1150 | ns<br>ns<br>ns<br>ms<br>ps<br>ps |  |
| f <sub>dev</sub>  | Spread Spectrum Clocking<br>Deviation Frequency<br>See Figure 9.      | LVCMOS Output Bus,<br>SSCG[0] = ON                                                                  | 25 - 100 MHz                              | 5          | £0.5% to<br>±2.5% |      |                                  |  |
| f <sub>mod</sub>  | Spread Spectrum Clocking<br>Modulation Frequency<br>See Figure 9.     | LVCMOS Output Bus,<br>SSCG[0] = ON                                                                  | 25 - 100 MHz                              |            | 5 to 50           |      | kHz                              |  |

Specification is ensured by design and/or characterization and is not tested in production.
 Specification is ensured by characterization

STRUMENTS

XAS

# **AC Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges unless otherwise specified.

|                   | PARAMETER                                   | TEST CONDITIONS                                                                                                                                        | PIN OR<br>FREQUENCY          | MIN | ТҮР | MAX | UNIT              |
|-------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|-----|-----|-------------------|
| LVCMO             | DS I/O                                      |                                                                                                                                                        |                              |     |     |     |                   |
| V <sub>IN</sub>   | Single Ended Input Voltage<br>See Figure 2. | Coaxial configuration. 1010 pattern applied to the far end of a 15 meter cable. $V_{\rm IN}$ measured after the cable, at the deserializer input pins. |                              |     | 50  |     | mV                |
| V <sub>ID</sub>   | Differential Input Voltage<br>See Figure 2. | STP Configuration. 1010 pattern applied to the far end of a 15 meter cable. $V_{\rm ID}$ measured after the cable, at the deserializer input pins.     |                              |     | 100 |     | mV                |
| $f_{\sf BC}$      | Back Channel Frequency                      |                                                                                                                                                        | RIN0+, RIN0–<br>RIN1+, RIN1– | 3.5 |     | 5.5 | MHz               |
| TJ                | Back Channel Jitter <sup>(1)</sup>          |                                                                                                                                                        |                              |     | 7   | 15  | ns                |
| T <sub>IJIT</sub> | Input Jitter                                | 10MHz Sinusoidal Jitter<br>applied to FPD-Link III input                                                                                               |                              |     |     | 0.4 | UI <sup>(3)</sup> |

(3) 1UI = 1 bit time of FPD-Link Forward channel

## 6.7 Recommended Timing for the Serial Control Bus

Over I<sup>2</sup>C supply and temperature ranges unless otherwise specified.

|                       |                                                       |                | MIN  | MAX  | UNIT |  |
|-----------------------|-------------------------------------------------------|----------------|------|------|------|--|
| I <sup>2</sup> C SERI | AL CONTROL BUS (Figure 4)                             |                |      |      |      |  |
|                       |                                                       | Standard-mode  | >0   | 100  |      |  |
| f <sub>SCL</sub>      | SCL Clock Frequency                                   | Fast-mode      | >0   | 400  | kHz  |  |
|                       |                                                       | Fast-mode Plus | >0   | 1000 |      |  |
|                       |                                                       | Standard-mode  | 4.7  |      |      |  |
| t <sub>LOW</sub>      | SCL Low Period                                        | Fast-mode      | 1.3  |      | μs   |  |
|                       |                                                       | Fast-mode Plus | 0.5  |      |      |  |
|                       |                                                       | Standard-mode  | 4    |      |      |  |
| t <sub>HIGH</sub>     | SCL High Period                                       | Fast-mode      | 0.6  |      | μs   |  |
|                       |                                                       | Fast-mode Plus | 0.26 |      |      |  |
|                       |                                                       | Standard-mode  | 4    |      |      |  |
| t <sub>HD;STA</sub>   | Hold time for a start or a repeated start condition   | Fast-mode      | 0.6  |      | μs   |  |
|                       |                                                       | Fast-mode Plus | 0.26 | 0.26 |      |  |
|                       |                                                       | Standard-mode  | 4.7  |      | μs   |  |
| t <sub>SU;STA</sub>   | Set Up time for a start or a repeated start condition | Fast-mode      | 0.6  |      |      |  |
|                       |                                                       | Fast-mode Plus | 0.26 |      |      |  |
|                       |                                                       | Standard-mode  | 0    |      |      |  |
| t <sub>HD;DAT</sub>   | Data Hold Time                                        | Fast-mode      | 0    |      | μs   |  |
|                       |                                                       | Fast-mode Plus | 0    |      |      |  |
|                       |                                                       | Standard-mode  | 250  |      |      |  |
| t <sub>SU;DAT</sub>   | Data Set Up Time                                      | Fast-mode      | 100  |      | ns   |  |
|                       |                                                       | Fast-mode Plus | 50   |      |      |  |
|                       |                                                       | Standard-mode  | 4    |      |      |  |
| t <sub>SU;STO</sub>   | Set Up Time for STOP Condition                        | Fast-mode      | 0.6  |      | μs   |  |
| -,                    |                                                       | Fast-mode Plus | 0.26 |      |      |  |



## **Recommended Timing for the Serial Control Bus (continued)**

Over I<sup>2</sup>C supply and temperature ranges unless otherwise specified.

|                      |                                                  |                | MIN MAX |      |
|----------------------|--------------------------------------------------|----------------|---------|------|
| I <sup>2</sup> C SER | RIAL CONTROL BUS (Figure 4)                      |                |         |      |
|                      |                                                  | Standard-mode  | 4.7     |      |
| t <sub>BUF</sub>     | Bus Free Time Between STOP and START             | Fast-mode      | 1.3     | μs   |
|                      |                                                  | Fast-mode Plus | 0.5     |      |
|                      |                                                  | Standard-mode  | 1000    | )    |
| t <sub>r</sub> S     | SCL and SDA Rise Time                            | Fast-mode      | 300     | ) ns |
|                      |                                                  | Fast-mode Plus | 120     | )    |
|                      |                                                  | Standard-mode  | 300     | )    |
| t <sub>f</sub>       | SCL and SDA Fall Time                            | Fast-mode      | 300     | ) ns |
|                      |                                                  | Fast-mode Plus | 120     | )    |
|                      |                                                  | Standard-mode  | 400     | )    |
| C <sub>b</sub>       | Capacitive Load for Each Bus Line <sup>(1)</sup> | Fast-mode      | 400     | ) pF |
|                      |                                                  | Fast-mode Plus | 550     | )    |
|                      | Input Filter <sup>(1)</sup>                      | Fast-mode      | 50      |      |
| t <sub>SP</sub>      |                                                  | Fast-mode Plus | 50      | ) ns |

(1) Specification is ensured by design and/or characterization and is not tested in production.



Figure 1. LVCMOS Transition Times



Figure 2. FPD-Link III Receiver  $V_{ID}$ ,  $V_{IN}$ ,  $V_{CM}$ 



Figure 3. Deserializer Data Lock Time





Figure 4. I2C Serial Control Bus Timing



Figure 5. SSO Test Pattern for Power Consumption







Figure 7. Deserializer Output Setup/Hold Times

XAS

STRUMENTS



Figure 8. Output State (Setup and Hold) Times



Figure 9. Spread Spectrum Clock Output Profile

## 6.8 Typical Characteristics



DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

www.ti.com

## **Typical Characteristics (continued)**





# 7 Detailed Description

# 7.1 Overview

The DS90UB934-Q1 FPD-Link III deserializer, in conjunction with the DS90UB913A/933-Q1 serializers, supports the video transport needs with a ultra-high-speed forward channel and an embedded bidirectional control channel. The DS90UB934-Q1 deserializer selects data streams from dual camera sources and outputs the recovered data onto a parallel LVCMOS output data bus. The DS90UB934-Q1 is designed to interface with the DS90UB933-Q1 device and is backwards compatible with the DS90UB934-Q1 device using a 50- $\Omega$  coax interface. The DS90UB934-Q1 also works with the DS90UB933-Q1 or DS90UB913A-Q1 using an STP interface. The DS90UB934-Q1 can also work with the DS90UB953-Q1 or DS90UB935-Q1 in the backwards compatible mode (see the *Backwards Compatibility Modes for Operation with Parallel Output Deserializers* (SNLA270)). The DS90UB933/934 FPD-link III chipsets are intended to link mega-pixel camera imagers and video processors in ECUs. The serializer/deserializer chipset can operate from 25-MHz to 100-MHz pixel clock frequency.

### 7.1.1 Functional Description

The DS90UB934-Q1 converts the FPD-Link III stream into a parallel CMOS output interface designed to support automotive image sensors up to 12 bits at 100 MHz with resolutions including 1MP/60fps and 2MP/30fps. The DS90UB934-Q1 device recovers a high-speed FPD-Link III forward channel signal and outputs a 10- or 12-bit wide parallel LVCMOS data bus along with generating a bidirectional control channel control signal in the reverse channel direction. The high-speed, serial-bit stream contains an embedded clock and DC-balanced information which enhances signal quality to support AC coupling. The DS90UB934 deserializer can accept up to:

- 12 bits of DATA + 2 SYNC bits for an input PCLK range of 37.5 MHz to 100 MHz in the 12-bit high frequency mode. Note: No HS/VS restrictions (raw).
- 10 bits of DATA + 2 SYNC bits for an input PCLK range of 50 MHz to 100 MHz in the 10-bit mode. Note: HS/VS restricted to no more than one transition per 10 PCLK cycles.
- 12 bits of DATA + 2 bits SYNC for an input PCLK range of 25 MHz to 50 MHz in the 12-bit low frequency mode. Note: No HS/VS restrictions (raw).

The DS90UB934-Q1 device has a 2:1 multiplexer, which allows customers to select between two serializer inputs. The control channel function of the DS90UB933/DS90UB934-Q1 chipset provides bidirectional communication between the image sensor and ECUs. The integrated bidirectional control channel transfers data bidirectionally over the same channel used for video data interface. This interface offers advantages over other chipsets by eliminating the need for additional wires for programming and control. The bidirectional control channel bus is controlled via an I2C port. The bidirectional control channel offers asymmetrical communication and is not dependent on video blanking intervals. The DS90UB933/934 chipset offer customers the choice to work with different clocking schemes. The DS90UB933/934 chipsets can use an external oscillator as the reference clock source for the PLL or PCLK from the imager as primary reference clock to the PLL (see the *DS90UB933-Q1 data sheet*).

### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The DS90UB934-Q1 device has a 2:1 multiplexer that allows customers to select between two serializer inputs for camera applications. Frequency range operates up to 100 MHz in 12-bit mode or in 10-bit mode to support 1MP/60fps and 2MP/30fps imagers. The device accepts FPD-Link III inputs compatible to DS90UB933/913A/935/953 serializers. The received camera data stream from the selected input port is output onto the parallel interface.

#### 7.3.1 Serial Frame Format

The high-speed forward channel is composed of 28 bits of data containing video data, sync signals, I2C, and parity bits. This data payload is optimized for signal transmission over an AC-coupled link. Data is randomized, DC-balanced, and scrambled. The 28-bit frame structure changes in the 12-bit, low-frequency mode, 12-bit, high-frequency mode and the 10-bit mode internally and is seamless to the customer. The bidirectional control channel data is transferred over the single serial link along with the high-speed forward data. This architecture provides a full duplex low-speed forward and backward path across the serial link together with a high-speed forward channel without the dependence on the video blanking phase.

#### 7.3.2 Line Rate Calculations for the DS90UB933/934

The DS90UB933-Q1 device divides the clock internally by divide-by-1 in the 12-bit low-frequency mode, by divide-by-2 in the 10-bit mode, and by divide-by-1.5 in the 12-bit high-frequency mode. Conversely, the DS90UB934-Q1 multiplies the recovered serial clock to generate the proper pixel clock output frequency. Thus the maximum line rate in the three different modes remains 1.867 Gbps. The following are the formulae used to calculate the maximum line rate in the different modes:

- For the 12-bit mode: Line rate =  $f_{PCLK} \times (2/3) \times 28$ ; for example,  $f_{PCLK} = 100$  MHz, line rate = (100 MHz)  $\times (2/3) \times 28 = 1.87$  Gbps
- For the 10-bit mode: Line rate = f<sub>PCLK</sub> / 2 × 28; for example, f<sub>PCLK</sub> = 100 MHz, line rate = (100 MHz/2) × 28 = 1.4 Gbps

#### 7.3.3 Deserializer Multiplexer Input

The DS90UB934-Q1 offers a 2:1 multiplexer that can be used to select which camera is used as the input. Figure 12 shows the operation of the 2:1 multiplexer in the deserializer. The selection of the camera can be pin controlled as well as register controlled. Only one deserializer input can be selected at a time. If the serializer A is selected as the active serializer, the back-channel for deserializer A turns ON and vice versa. To switch between the two cameras, first the serializer B must be selected using the SEL pin/register on the deserializer. After that the back channel driver for deserializer B has to be enabled using the register in the deserializer.



# Feature Description (continued)



Figure 12. Using the Multiplexer on the Deserializer to Enable a Two-Camera System

#### 7.4 Device Functional Modes

DS90UB934-Q1 supports the use cases shown in Table 1:

|                             | PCLK FREQUENCY RANGE  |                      |                                      |  |  |  |  |  |  |
|-----------------------------|-----------------------|----------------------|--------------------------------------|--|--|--|--|--|--|
| DS90UB934-Q1 DEVICE<br>MODE | DS90UB913A-Q1 PARTNER | DS90UB933-Q1 PARTNER | DS90UB953-Q1/DS90UB935-Q1<br>PARTNER |  |  |  |  |  |  |
| RAW12 High-Frequency (HF)   | 37.5 MHz - 75 MHz     | 37.5 MHz - 100 MHz   | 37.5 MHz - 100 MHz                   |  |  |  |  |  |  |
| RAW12 Low-Frequency (LF)    | 25 MHz - 50 MHz       | N/A                  | N/A                                  |  |  |  |  |  |  |
| RAW10                       | 50 MHz - 100 MHz      | 50 MHz - 100 MHz     | 50 MHz - 100 MHz                     |  |  |  |  |  |  |

| Table 1. | PCLK | Frequency    | Modes |
|----------|------|--------------|-------|
|          | IOLK | I I Equelley | Modes |

The modes control the FPD-Link III receiver operation of the device. In each of the cases, the output format for the device is parallel.

The input mode of operation is controlled by the MODE strap pin. The input mode may also be overridden and configured by FPD3\_MODE (Register 0x6D[1:0]) setting in the Port Configuration register.

#### 7.4.1 RX MODE Pin

Configuration of the device may be done via the MODE input strap pin, or via the configuration register bits. A pullup resistor and a pulldown resistor of suggested values may be used to set the voltage ratio of the MODE input ( $V_{TARGET}$ ) and  $V_{(VDD18)}$  (pin 17) to select one of the 6 possible selected modes. Possible configurations are:

- FPD-Link III coax or STP
- 12-bit HF / 12-bit LF / 10-bit DVP modes



Figure 13. Strap Pin Connection Diagram

|             | V                               |                                 |                                 | V                                       | CUOOFOT                 |                        |              |          |  |
|-------------|---------------------------------|---------------------------------|---------------------------------|-----------------------------------------|-------------------------|------------------------|--------------|----------|--|
| MODE<br>NO. | VTARG                           | BET VOLTAGE R                   | ANGE                            | V <sub>TARGET</sub><br>STRAP<br>VOLTAGE |                         | ED STRAP<br>S (1% TOL) | COAX<br>/STP | RX MODE  |  |
| NO.         | V <sub>MIN</sub>                | V <sub>TYP</sub>                | V <sub>MAX</sub>                | (V); V <sub>(VDD18)</sub> =<br>1.8 V    | R <sub>HIGH</sub> (kΩ ) | R <sub>LOW</sub> (kΩ ) | /316         |          |  |
| 0           | RESERVED                        |                                 |                                 |                                         |                         |                        |              |          |  |
| 1           | 0.179 ×<br>V <sub>(VDD18)</sub> | 0.213 ×<br>V <sub>(VDD18)</sub> | 0.247 ×<br>V <sub>(VDD18)</sub> | 0.374                                   | 88.7                    | 23.2                   | STP          | RAW12 LF |  |
| 2           | 0.296 ×<br>V <sub>(VDD18)</sub> | 0.330 ×<br>V <sub>(VDD18)</sub> | 0.362 ×<br>V <sub>(VDD18)</sub> | 0.582                                   | 75                      | 35.7                   | STP          | RAW12 HF |  |
| 3           | 0.412 ×<br>V <sub>(VDD18)</sub> | 0.443 ×<br>V <sub>(VDD18)</sub> | 0.474 ×<br>V <sub>(VDD18)</sub> | 0.792                                   | 71.5                    | 56.2                   | STP          | RAW10    |  |
| 4           |                                 |                                 |                                 | RESER                                   | VED                     |                        |              |          |  |
| 5           | 0.642 ×<br>V <sub>(VDD18)</sub> | 0.673 ×<br>V <sub>(VDD18)</sub> | 0.704 ×<br>V <sub>(VDD18)</sub> | 1.202                                   | 39.2                    | 78.7                   | COAX         | RAW12 LF |  |
| 6           | 0.761 ×<br>V <sub>(VDD18)</sub> | 0.792 ×<br>V <sub>(VDD18)</sub> | 0.823 ×<br>V <sub>(VDD18)</sub> | 1.42                                    | 25.5                    | 95.3                   | COAX         | RAW12 HF |  |
| 7           | 0.876 ×<br>V <sub>(VDD18)</sub> | V <sub>(VDD18)</sub>            | V <sub>(VDD18)</sub>            | 1.8                                     | 10                      | OPEN                   | COAX         | RAW10    |  |

#### Table 2. Strap Configuration Mode Select

The strapped values can be viewed and/or modified in the following locations:

- Coax Port configuration COAX\_MODE (Register 0x6D[2])
- RX mode Port configuration FPD3\_MODE (Register 0x6D[1:0])

#### 7.4.2 DVP Output Control

The LVCMOS outputs are controlled via the OEN and OSS\_SEL pins or via register override of these values. Register override is controlled by bits in the General Configuration register (0x02).

|                  | INP | UTS |         |      | C              | OUTPUTS |       |
|------------------|-----|-----|---------|------|----------------|---------|-------|
| SERIAL<br>INPUTS | PDB | OEN | OSS_SEL | LOCK | PASS           | DATA    | PCLK  |
| Х                | 0   | Х   | Х       | Z    | Z              | Z       | Z     |
| Х                | 1   | 0   | 0       | L    | L              | L       | L     |
| Х                | 1   | 0   | 1       | Z    | Z              | Z       | Z     |
| static           | 1   | 1   | 0       | L    | L              | L       | L     |
| static           | 1   | 1   | 1       | L    | previous state | L       | L     |
| active           | 1   | 1   | 0       | Н    | L              | L       | L     |
| active           | 1   | 1   | 1       | Н    | valid          | valid   | valid |

#### **Table 3. Output States**

#### 7.4.2.1 LOCK Status

In 12-bit HF mode, the LOCK pin is only high if there is a link with a serializer that has an active PCLK input. LOCK is low if there is a serializer connected and there is a link established using the internal oscillator of the serializer. Therefore, when using this mode, it is preferred to use the port specific LOCK\_STS register (0x4D[0]), which is high when linked to a serializer with internal oscillator. This LOCK\_STS signal can also be output to a GPIO pin for monitoring in real time. Once LOCK\_STS is high for a specific port, remote I2C is available to that serializer.

In 12-bit LF or 10-bit modes, the LOCK pin is high when there is a link with a serializer regardless of whether there is an active PCLK input. The port specific LOCK\_STS register is also valid in either of these modes.

#### DS90UB934-Q1

SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018



#### 7.4.3 Input Jitter Tolerance

Input jitter tolerance is the ability of the CDR PLL of the receiver to track and recover the incoming serial data stream. Jitter tolerance at a specific frequency is the maximum jitter permissible before data errors occur. Figure 14 and Table 4 show the allowable total jitter of the receiver inputs and must be less than the values in Table 4.



Figure 14. Input Jitter Tolerance Plot

#### **Table 4. Input Jitter Tolerance Limit**

| INTERFACE | ERFACEJITTER AMPLITUDE (UI p-p)FREQUENCY (MHz) (1) |     |                | CY (MHz) <sup>(1)</sup> |
|-----------|----------------------------------------------------|-----|----------------|-------------------------|
|           | A1                                                 | A2  | <i>f</i> 1     | f2                      |
| FPD3      | 1                                                  | 0.4 | FPD3_PCLK / 80 | FPD3_PCLK / 15          |

 FPD3\_PCLK is equivalent to PCLK frequency based on the operating MODE: 10-bit mode: PCLK\_Freq. /2 12-bit HF mode: PCLK\_Freq. x 2/3

12-bit LF mode: PCLK\_Freq.

#### 7.4.4 Adaptive Equalizer

The receiver inputs provide an adaptive equalization filter in order to compensate for signal degradation from the interconnect components. In order to determine the maximum cable reach, factors that affect signal integrity such as jitter, skew, ISI, crosstalk, etc. must be taken into consideration. The receiver incorporates an adaptive equalizer (AEQ), which continuously monitors cable characteristics for long-term cable aging and temperature changes. The AEQ attempts to optimize the equalization setting of the RX receiver.

If the deserializer loses LOCK, the adaptive equalizer resets and performs the LOCK algorithm again to reacquire the serial data stream being sent by the serializer.

#### 7.4.5 Channel Monitor Loop-Through Output Driver

The DS90UB934-Q1 includes an internal *c*hannel *m*onitor *l*oop-through output on the CMLOUTP/N pins. A buffered loop-through output driver is provided on the CMLOUTP/N for observing jitter after equalization for each of the two RX receive channels. The CMLOUT monitors the post EQ stage, thus providing the recovered input of the deserializer signal. The measured serial data width on the CMLOUT loop-through is the total jitter including the internal driver, AEQ, back channel echo, etc. Each channel also has its own CMLOUT monitor and can be used for debug purposes. This CMLOUT is useful in identifying gross signal conditioning issues. The intrinsic jitter, J<sub>CML</sub>, represents the amount of jitter seen with a clean serial stream applied to the FPD-Link III input pins. When the total jitter is measured on CMLOUTP and CMLOUTN, the typical intrinsic jitter value can be subtracted to get an approximation of how much jitter is seen at the RIN[1:0]± input pins.

Table 6 includes details on selecting the corresponding RX receiver of CMLOUTP/N configuration.



DS90UB934-Q1

SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018

### Table 5. CML Monitor Output Driver

|    | PARAMETER                                                    | TEST CONDITIONS                                                        | PIN                 | MIN | TYP  | MAX | UNIT              |
|----|--------------------------------------------------------------|------------------------------------------------------------------------|---------------------|-----|------|-----|-------------------|
| Jc | CMLOUT Differential Output<br><sup>ML</sup> Intrinsic Jitter | Clean clock fed into FPD-Link III input $R_L = 100 \Omega$ (Figure 15) | CMLOUTP,<br>CMLOUTN |     | 0.15 |     | UI <sup>(1)</sup> |

 UI – Unit interval is equivalent to one ideal serialized data bit width. The UI scales with serializer input PCLK frequency. 10-bit mode: 1 UI = 1 / ( PCLK\_Freq. /2 x 28 )

12-bit HF mode: 1 UI = 1 / ( PCLK\_Freq. x 2/3 x 28 )

12-bit LF mode:  $1 \text{ UI} = 1 / (\text{PCLK}_Freq. x 28)$ 



Figure 15. CMLOUT Output Driver

#### Table 6. Channel Monitor Loop-Through Output Configuration

|                             | FPD3 RX Port 0                                                          | FPD3 RX Port 1                                                          |
|-----------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|
| ENABLE MAIN LOOPTHRU DRIVER | 0xB0 = 0x14<br>0xB1 = 0x00<br>0xB2 = 0x80                               | 0xB0 = 0x14<br>0xB1 = 0x00<br>0xB2 = 0x80                               |
| SELECT CHANNEL MUX          | 0xB1 = 0x02 0xB2 = 0x20 0xB1 = 0x03 0xB2 = 0x28 0xB1 = 0x04 0xB2 = 0x28 | 0xB1 = 0x02 0xB2 = 0xA0 0xB1 = 0x03 0xB2 = 0x28 0xB1 = 0x04 0xB2 = 0x28 |
| SELECT RX PORT              | 0xB0 = 0x18<br>0xB1 = 0x0F<br>0xB2 = 0x01<br>0xB1 = 0x10<br>0xB2 = 0x02 | 0xB0 = 0x18<br>0xB1 = 0x0F<br>0xB2 = 0x01<br>0xB1 = 0x10<br>0xB2 = 0x02 |

#### 7.4.5.1 Code Example for CMLOUT FPD3 RX Port 0:

board.WriteReg(0xB0,0x14) board.WriteReg(0xB1,0x00) board.WriteReg(0xB1,0x02) board.WriteReg(0xB1,0x02) board.WriteReg(0xB1,0x03) board.WriteReg(0xB1,0x03) board.WriteReg(0xB1,0x04) board.WriteReg(0xB1,0x04) board.WriteReg(0xB1,0x0F) board.WriteReg(0xB1,0x0F) board.WriteReg(0xB1,0x10) board.WriteReg(0xB1,0x10)

## 7.4.6 GPIO Support

The DS90UB934-Q1 supports 4 pins programmable for use in multiple options through the GPIOx\_PIN\_CTL registers.

Copyright © 2016–2018, Texas Instruments Incorporated

#### DS90UB934-Q1

SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018



#### 7.4.6.1 Back Channel GPIO

The DS90UB934-Q1 can input data on the GPIO pins to send on the back channel to remote serializers. Each GPIO pin can be programmed for input mode. In addition, the back channel for each FPD3 port can be programmed to send any of the 4 GPIO pins data. The same GPIO pin can be connected to multiple back channel GPIO signals.

In addition to sending GPIO from pins, an internally generated frame synchronization signal (FrameSync) signal may be sent on any of the back-channel GPIOs.

For each port, the following GPIO control is available through the BC\_GPIO\_CTL0 register 0x6E and BC\_GPIO\_CTL1 register 0x6F.

#### 7.4.6.2 GPIO Pin Status

GPIO pin status may be read through the GPIO\_PIN\_STS register 0x0E. This register provides the status of the GPIO pin independent of whether the GPIO pin is configured as an input or output.

#### 7.4.6.3 Other GPIO Pin Controls

Each GPIO pin has a input disable and a pulldown disable. By default, the GPIO pin input paths are enabled and the internal pulldown circuit in the GPIO is enabled. The GPIO\_INPUT\_CTL register 0x0F and GPIO\_PD\_CTL register 0xBE allow control of the input enable and the pulldown respectively. For most applications, there is no need to modify the default register settings.

#### 7.4.6.4 FrameSync Operation

A FrameSync signal can be sent via the back channel using any of the back channel GPIOs. The signal can be generated in two different methods. The first option offers sending the external FrameSync using one of the available GPIO pins on the DS90UB934-Q1 and mapping that GPIO to a back channel GPIO on one of the FPD-Link III ports.

The second option is to have the DS90UB934-Q1 internally generate a FrameSync signal to send via GPIO to one of the attached serializers.

#### 7.4.6.4.1 External FrameSync Control

In external FrameSync mode, an external signal is input to the DS90UB934-Q1 via one of the GPIO pins on the device. The external FrameSync signal may be propagated to either of the attached FPD3 serializers via a GPIO signal in the back channel.

Enabling the external FrameSync mode is done by setting the FS\_MODE control in the FS\_CTL (0x18) register to a value between 0x8 (GPIO0 pin) to 0xB (GPIO3 pin). Set FS\_GEN\_ENABLE to 0 for this mode.

To send the FrameSync signal on the BC\_GPIOx signal of a port, the BC\_GPIO\_CTL0 or BC\_GPIO\_CTL1 register must be programmed for that port to select the FrameSync signal.

#### 7.4.6.4.2 Internally Generated FrameSync

In internal FrameSync mode, an internally generated FrameSync signal is sent to one or more of the attached FPD3 serializers via a GPIO signal in the back channel.

FrameSync operation is controlled by the FS\_CTL 0x18, FS\_HIGH\_TIME\_x, and FS\_LOW\_TIME\_x 0x19–0x1A registers. The resolution of the FrameSync generator clock (FS\_CLK\_PD) is derived from the back channel frame period (BC\_FREQ\_SELECT register). For 2.5-Mbps back-channel operation, the frame period is 12  $\mu$ s (30 bits × 400 ns/bit).

Once enabled, the FrameSync signal is sent continuously based on the programmed conditions.

Enabling the internal FrameSync mode is done by setting the FS\_GEN\_ENABLE control in the FS\_CTL (0x18) register to a value of 1. The FS\_MODE field controls the clock source used for the FrameSync generation. The FS\_GEN\_MODE field configures whether the duty cycle of the FrameSync is 50/50 or whether the high and low periods are controlled separately. The FrameSync high and low periods are controlled by the FS\_HIGH\_TIME and FS\_LOW\_TIME registers.

Copyright © 2016–2018, Texas Instruments Incorporated



The accuracy of the internally generated FrameSync is directly dependent on the accuracy of the internal oscillator used to generate the back-channel reference clock. The internal oscillator has ±5% variation over process, voltage, and temperature.



FS\_LOW = FS\_LOW\_TIME \* FS\_CLK\_PD FS\_HIGH = FS\_HIGH\_TIME \* FS\_CLK\_PD where FS\_CLK\_PD is the resolution of the FrameSync generator clock

#### Figure 16. Internal FrameSync Signal

The following example shows generation of a FrameSync signal at 60 pulses per second. Mode settings:

- Programmable high/low periods: FS\_GEN\_MODE 0x18[1]=0
- Use port 0 back channel frame period: FS\_MODE 0x18[7:4]=0x0
- Back channel rate of 2.5 Mbps: BC\_FREQ\_SELECT for port 0 0x58[2:0]=0x0
- Initial FS state of 0: FS\_INIT\_STATE 0x18[2]=0

Based on mode settings, the FrameSync is generated based upon FS\_CLK\_PD of 12 µs.

The total period of the FrameSync is (1 sec / 60 Hz) / 12 µs or approximately 1,389 counts.

For a 10% duty cycle, set the high time to 139 (0x008A) cycles, and the low time to 1,250 (0x04E1) cycles:

- FS\_HIGH\_TIME\_1: 0x19 = 0x00
- FS\_HIGH\_TIME\_0: 0x1A = 0x8A
- FS\_LOW\_TIME\_1: 0x1B = 0x04
- FS\_LOW\_TIME\_0: 0x1C = 0xE1

#### 7.4.6.4.2.1 Code Example for Internally Generated FrameSync

```
WriteI2C(0x4C,0x01) # RX0
WriteI2C(0x6E,0xAA) # BC_GPIO_CTL0: FrameSync signal to GPIO0/1
WriteI2C(0x4C,0x12) # RX1
WriteI2C(0x6E,0xAA) # BC_GPIO_CTL0: FrameSync signal to GPIO0/1
WriteI2C(0x16,0x91) # FrameSync signal; Device Status; Enabled
WriteI2C(0x58,0x58) # BC FREQ SELECT: 2.5 Mbps
WriteI2C(0x19,0x00) # FS_HIGH_TIME_1
WriteI2C(0x1A,0x8A) # FS_HIGH_TIME_0
WriteI2C(0x1B,0x04) # FS_LOW_TIME_1
WriteI2C(0x1C,0xE1) # FS_LOW_TIME_0
WriteI2C(0x18,0x01) # Enable FrameSync
```

DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

### 7.5 Programming

#### 7.5.1 Serial Control Bus

The DS90UB934-Q1 implements an I2C-compatible serial control bus. The I2C is for local device configuration and incorporates a bidirectional control channel (BCC) that allows communication with a remote serializers as well as remote I2C slave devices.

The device address is set via a resistor divider (R<sub>HIGH</sub> and R<sub>LOW</sub> — see Figure 17) connected to the IDX pin.



Figure 17. Serial Control Bus Connection

The serial control bus consists of two signals, SCL and SDA. SCL is a serial bus clock input. SDA is the serial bus data input/output signal. Both SCL and SDA signals require an external pullup resistor to 1.8-V or 3.3-V  $V_{(VI2C)}$ . The pullup resistor value may be adjusted for capacitive loading and data rate requirements. The signals are either pulled high or driven low.

The IDX pin configures the control interface to one of 8 possible device addresses. A pullup resistor and a pulldown resistor may be used to set the appropriate voltage ratio between the IDX input pin ( $V_{(IDX)}$ ) and  $V_{(VI2C)}$ , each ratio corresponding to a specific device address (see Table 7).

|     | V <sub>ID</sub>                 | x VOLTAGE R                     | ANGE                         | V <sub>IDX</sub> TARGET<br>VOLTAGE   | SUGGEST<br>RESISTOR     | ED STRAP<br>S (1% TOL) | ASSIGNED I2C ADDRESS |       |  |  |
|-----|---------------------------------|---------------------------------|------------------------------|--------------------------------------|-------------------------|------------------------|----------------------|-------|--|--|
| NO. | V <sub>MIN</sub>                | V <sub>TYP</sub>                | V <sub>MAX</sub>             | (V); V <sub>(VDD18)</sub> =<br>1.8 V | R <sub>HIGH</sub> (kΩ ) | R <sub>LOW</sub> (kΩ ) | 7-BIT                | 8-BIT |  |  |
| 0   | 0                               | 0                               | 0.131 × V <sub>(VDD18)</sub> | 0                                    | OPEN                    | 10.0                   | 0x30                 | 0x60  |  |  |
| 1   | 0.179 ×<br>V <sub>(VDD18)</sub> | 0.213 ×<br>V <sub>(VDD18)</sub> | 0.247 × V <sub>(VDD18)</sub> | 0.374                                | 88.7                    | 23.2                   | 0x32                 | 0x64  |  |  |
| 2   | 0.296 ×<br>V <sub>(VDD18)</sub> | 0.330 ×<br>V <sub>(VDD18)</sub> | $0.362 \times V_{(VDD18)}$   | 0.582                                | 75.0                    | 35.7                   | 0x34                 | 0x68  |  |  |
| 3   | 0.412 ×<br>V <sub>(VDD18)</sub> | 0.443 ×<br>V <sub>(VDD18)</sub> | 0.474 × V <sub>(VDD18)</sub> | 0.792                                | 71.5                    | 56.2                   | 0x36                 | 0x6C  |  |  |
| 4   | 0.525 ×<br>V <sub>(VDD18)</sub> | 0.559 ×<br>V <sub>(VDD18)</sub> | 0.592 × V <sub>(VDD18)</sub> | 0.995                                | 78.7                    | 97.6                   | 0x38                 | 0x70  |  |  |
| 5   | 0.642 ×<br>V <sub>(VDD18)</sub> | 0.673 ×<br>V <sub>(VDD18)</sub> | 0.704 × V <sub>(VDD18)</sub> | 1.202                                | 39.2                    | 78.7                   | 0x3A                 | 0x74  |  |  |
| 6   | 0.761 ×<br>V <sub>(VDD18)</sub> | 0.792 ×<br>V <sub>(VDD18)</sub> | 0.823 × V <sub>(VDD18)</sub> | 1.420                                | 25.5                    | 95.3                   | 0x3C                 | 0x78  |  |  |

| Table 7 | Serial | Control  | Bus | Addresses | for | גסו  |
|---------|--------|----------|-----|-----------|-----|------|
|         | Ochai  | 00111101 | Dus | Audicaaca | 101 | ID A |



#### **Programming (continued)**

|     | V <sub>ID</sub>                                    | VOLTAGE RA           | NGE                                  | V <sub>IDX</sub> TARGET<br>VOLTAGE | SUGGEST<br>RESISTOR    | -     | ASSIGNED I2 | 2C ADDRESS |
|-----|----------------------------------------------------|----------------------|--------------------------------------|------------------------------------|------------------------|-------|-------------|------------|
| NO. | V <sub>MIN</sub> V <sub>TYP</sub> V <sub>MAX</sub> |                      | (V); V <sub>(VDD18)</sub> =<br>1.8 V | R <sub>HIGH</sub> (kΩ )            | R <sub>LOW</sub> (kΩ ) | 7-BIT | 8-BIT       |            |
| 7   | 0.876 ×<br>V <sub>(VDD18)</sub>                    | V <sub>(VDD18)</sub> | V <sub>(VDD18)</sub>                 | 1.8                                | 10                     | OPEN  | 0x3D        | 0x7A       |

Table 7. Serial Control Bus Addresses for IDX (continued)

The serial bus protocol is controlled by START, START-Repeated, and STOP phases. A START occurs when SDA transitions low while SCL is high. A STOP occurs when SDA transitions high while SCL is also high. See Figure 18.



Figure 18. START and STOP Conditions

To communicate with a remote device, the host controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit (ACK). If a slave on the bus is addressed correctly, it acknowledges (ACKs) the master by driving the SDA bus low. If the address does not match the slave address of a device, it not-acknowledges (NACKs) the master by letting SDA be pulled High. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus. All communication on the bus begins with either a START condition or a REPEATED-START condition. All communication on the bus ends with a STOP condition. A READ is shown in Figure 19 and a WRITE is shown in Figure 20.







Figure 21. Basic Operation

The I2C master located at the deserializer must support I2C clock stretching. For more information on I2C interface requirements and throughput considerations, refer to AN-2173 I2C Communication Over FPD-Link III with Bidirectional Control Channel (SNLA131).

#### 7.5.2 Interrupt Support

Interrupts can be brought out on the INTB pin as controlled by the INTERRUPT\_CTL 0x23 and INTERRUPT\_STS 0x24 registers. The main interrupt control registers provide control and status for interrupts from each of the two FPD3 receive ports. Clearing interrupt conditions requires reading the associated status register for the source. The setting of the individual interrupt status bits is not dependent on the related interrupt enable controls. The interrupt enable controls whether an interrupt is generated based on the condition, but does not prevent the interrupt status assertion.

For an interrupt to be generated based on one of the interrupt status assertions, both the individual interrupt enable and the INT\_EN control must be set in the INTERRUPT\_CTL 0x23 register. For example, to generate an interrupt if IS\_RX0 is set, both the IE\_RX0 and INT\_EN bits must be set. If IE\_RX0 is set but INT\_EN is not, the INT status is indicated in the INTERRUPT\_STS register, and the INTB pin does not indicate the interrupt condition.

See INTERRUPT\_CTL 0x23 and INTERRUPT\_STS 0x24 in Table 9 for details.

#### 7.5.2.1 Code Example to Enable Interrupts

# RX0/1 INTERRUPT\_CTL enable # "RX0 INTERRUPT\_CTL enable" WriteI2C(0x4C,0x01) # RX0 WriteI2C(0x23,0x81) # RX0 & INTB PIN EN # "RX1 INTERRUPT\_CTL enable" WriteI2C(0x4C,0x12) # RX1 WriteI2C(0x23,0x82) # RX1 & INTB PIN EN

#### 7.5.2.2 FPD-Link III Receive Port Interrupts

For each FPD-Link III receive port, multiple options are available for generating interrupts. Interrupt generation is controlled via the PORT\_ICR\_HI 0xD8 and PORT\_ICR\_LO 0xD9 registers. In addition, the PORT\_ISR\_HI 0xDA and PORT\_ISR\_LO 0xDB registers provide read-only status for the interrupts. Clearing of interrupt conditions is handled by reading the RX\_PORT\_STS and RX\_PORT\_STS2 registers. The status bits in the PORT\_ISR\_HI/LO registers are copies of the associated bits in the main status registers.

To enable interrupts from one of the receive port interrupt sources:

- 1. Enable the interrupt source by setting the appropriate interrupt enable bit in the PORT\_ICR\_HI or PORT\_ICR\_LO register
- 2. Set the RX port X Interrupt control bit (IE\_RXx) in the INTERRUPT\_CTL register
- 3. Set the INT\_EN bit in the INTERRUPT\_CTL register to allow the interrupt to assert the INTB pin low

To clear interrupts from one of the receive port interrupt sources:



#### DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

- 1. (optional) Read the INTERRUPT\_STS register to determine which RX port caused the interrupt
- 2. (optional) Read the PORT\_ISR\_HI and PORT\_ISR\_LO registers to determine source of interrupt
- 3. Read the appropriate RX\_PORT\_STS1, RX\_PORT\_STS2 register to clear the interrupt.

The first two steps are optional. The interrupt could be determined and cleared by just reading the status registers.

#### 7.5.2.3 Code Example to Readback Interrupts

```
INTERRUPT_STS = ReadI2C(0x24) # 0x24 INTERRUPT_STS
if ((INTERRUPT_STS & 0x80) >> 7):
   print "# GLOBAL INTERRUPT DETECTED "
if ((INTERRUPT_STS & 0x02) >> 1):
   print "# IS_RX1 DETECTED "
if ((INTERRUPT_STS & 0x01) ):
   print "# IS_RX0 DETECTED "
#
  "RX0 status'
WriteReg(0x4C,0x01) # RX0
PORT_ISR_LO = ReadI2C(0xDB)
print "0xDB PORT_ISR_LO : ", hex(PORT_ISR_LO) # readout; cleared by RX_PORT_STS2
if ((PORT_ISR_LO & 0x04) >> 2):
   print "# IS_FPD3_PAR_ERR DETECTED "
if ((PORT_ISR_LO & 0x02) >> 1):
   print "# IS_PORT_PASS DETECTED "
if ((PORT_ISR_LO & 0x01) ) :
   print "# IS_LOCK_STS DETECTED "
PORT_ISR_HI = ReadI2C(0xDA)
print "0xDA PORT_ISR_HI : ", hex(PORT_ISR_HI) # readout; cleared by RX_PORT_STS2
if ((PORT_ISR_HI & 0x04) >> 2):
   print "# IS_FPD3_ENC_ERR DETECTED "
if ((PORT_ISR_HI & 0x02) >> 1):
   print "# IS_BCC_SEQ_ERR DETECTED "
if ((PORT_ISR_HI & 0x01) ) :
   print "# IS_BCC_CRC_ERR DETECTED "
*****
RX_PORT_STS1 = ReadI2C(0x4D) # R/COR
elif ((RX PORT STS1 & 0xc0) >> 6) == 1:
   print "# RX_PORT_NUM = RX1"
elif ((RX_PORT_STS1 & 0xc0) >> 6) == 0:
   print "# RX_PORT_NUM = RX0"
if ((RX_PORT_STS1 & 0x20) >> 5):
   print "# BCC_CRC_ERR DETECTED "
if ((RX_PORT_STS1 & 0x10) >> 4):
   print "# LOCK_STS_CHG DETECTED "
if ((RX_PORT_STS1 & 0x08) >> 3):
   print "# BCC_SEQ_ERROR DETECTED '
if ((RX_PORT_STS1 & 0x04) >> 2):
   print "# PARITY_ERROR DETECTED "
if ((RX_PORT_STS1 & 0x02) >> 1):
   print "# PORT_PASS=1 "
if ((RX_PORT_STS1 & 0x01) ):
   print "# LOCK_STS=1
*****
```



#### DS90UB934-Q1

SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018

www.ti.com

```
RX_PORT_STS2 = ReadI2C(0x4E)
if ((RX_PORT_STS2 & 0x20) >> 5):
   print "# FPD3_ENCODE_ERROR DETECTED "
if ((RX_PORT_STS2 & 0x04) >> 2):
   print "# FREQ_STABLE DETECTED "
if ((RX_PORT_STS2 & 0x02) >> 1):
   print "# NO_FPD3_CLK DETECTED "
*****
# "RX1 status"
WriteReg(0x4C,0x12) # RX1
PORT_ISR_LO = ReadI2C(0xDB) # PORT_ISR_LO readout; cleared by RX_PORT_STS2
if ((PORT_ISR_LO & 0x04) >> 2):
   print "# IS_FPD3_PAR_ERR DETECTED "
if ((PORT_ISR_LO & 0x02) >> 1):
   print "# IS_PORT_PASS DETECTED "
if ((PORT_ISR_LO & 0x01) ) :
   print "# IS_LOCK_STS DETECTED "
*****
PORT_ISR_HI = ReadI2C(0xDA) # readout; cleared by RX_PORT_STS2
if ((PORT_ISR_HI & 0x04) >> 2):
   print "# IS_FPD3_ENC_ERR DETECTED "
if ((PORT_ISR_HI & 0x02) >> 1):
   print "# IS_BCC_SEQ_ERR DETECTED "
if ((PORT_ISR_HI & 0x01) ) :
   print "# IS_BCC_CRC_ERR DETECTED "
*****
RX_PORT_STS1 = ReadI2C(0x4D) # R/COR
elif ((RX_PORT_STS1 & 0xc0) >> 6) == 1:
   print "# RX_PORT_NUM = RX1"
elif ((RX_PORT_STS1 & 0xc0) >> 6) == 0:
   print "# RX_PORT_NUM = RX0"
if ((RX_PORT_STS1 & 0x20) >> 5):
   print "# BCC_CRC_ERR DETECTED
if ((RX_PORT_STS1 & 0x10) >> 4):
   print "# LOCK_STS_CHG DETECTED "
if ((RX_PORT_STS1 & 0x08) >> 3):
   print "# BCC_SEQ_ERROR DETECTED "
if ((RX_PORT_STS1 & 0x04) >> 2):
   print "# PARITY_ERROR DETECTED "
if ((RX_PORT_STS1 & 0x02) >> 1):
   print "# PORT_PASS=1 "
if ((RX_PORT_STS1 & 0x01) ):
   print "# LOCK_STS=1
*****
RX_PORT_STS2 = ReadI2C(0x4E)
if ((RX_PORT_STS2 & 0x20) >> 5):
   print "# FPD3_ENCODE_ERROR DETECTED "
if ((RX PORT STS2 & 0x04) >> 2):
   print "# FREQ_STABLE DETECTED "
if ((RX_PORT_STS2 & 0x02) >> 1):
   print "# NO_FPD3_CLK DETECTED "
```

\*\*\*\*

Copyright © 2016–2018, Texas Instruments Incorporated



#### 7.5.2.4 Built-In Self Test (BIST)

An optional at-speed BIST feature supports testing of the high-speed serial link and the back channel without external data connections. This is useful in the prototype stage, equipment production, in-system test, and system diagnostics.

#### 7.5.2.4.1 BIST Configuration and Status

The BIST mode is enabled by BIST configuration register 0xB3. The test may select either an external PCLK or the internal oscillator clock (OSC) frequency in the serializer. In the absence of PCLK, the user can select the internal OSC frequency at the deserializer through the BIST configuration register. When BIST is activated at the deserializer, a BIST enable signal is sent to the serializer through the back channel. The serializer outputs a continuous stream of a pseudo-random sequence and drives the link at speed. The deserializer detects the test pattern and monitors it for errors. The serializer also tracks errors indicated by the CRC fields in each back channel frame. While the lock indications are required to identify the beginning of proper data reception, for any link failures or data corruption, the best indication is the contents of the error counter in the BIST\_ERR\_COUNT register 0x57 for each RX port.

The clock frequency that is output onto the PCLK pin during BIST mode is based on an internal FPD-Link III clock, and may not match the expected PCLK coming from the serializer.

Texas Instruments

www.ti.com

### 7.6 Register Maps

In the register definitions under the *TYPE* and *DEFAULT* heading, the following definitions apply:

- R = Read only access
- R/W = Read / Write access
- R/RC = Read only access, Read to Clear
- (R/W)/SC = Read / Write access, Self-Clearing bit
- (R/W)/S = Read / Write access, Set based on strap pin configuration at startup
- LL = Latched Low and held until read
- LH = Latched High and held until read
- S = Set based on strap pin configuration at startup

#### 7.6.1 Register Description

The DS90UB934-Q1 implements the following register blocks, accessible via I2C as well as the bi-directional control channel:

- Main registers
- FPD3 RX port registers (separate register block for each of the two RX ports)
- DVP port registers

#### Table 8. Main Register Map Descriptions

| ADDRESS<br>RANGE | DESCRIPTION                         | ADDR                                              | ESS MAP                                           |  |  |  |
|------------------|-------------------------------------|---------------------------------------------------|---------------------------------------------------|--|--|--|
| 0x00-0x31        | Digital Shared Registers            | SI                                                | nared                                             |  |  |  |
| 0x32-0x3A        | Reserved                            | Re                                                | served                                            |  |  |  |
| 0x3B-0x3F        | Digital DVP Registers               | SI                                                | nared                                             |  |  |  |
| 0x4C-0x7F        | Digital RX Port Registers (paged)   | FPD3 RX Port 0<br>R: 0x4C[5:4]=00<br>W: 0x4C[0]=1 | FPD3 RX Port 1<br>R: 0x4C[5:4]=01<br>W: 0x4C[1]=1 |  |  |  |
| 0x80-0xAF        | Reserved                            | Reserved                                          |                                                   |  |  |  |
| 0xB0-0xB2        | Indirect Access Registers           | SI                                                | nared                                             |  |  |  |
| 0xB0-0xBF        | Digital Share Registers             | SI                                                | nared                                             |  |  |  |
| 0xC0-0xCF        | Reserved                            | Re                                                | served                                            |  |  |  |
| 0xD0-0xDF        | Digital RX Port Test Mode Registers | FPD3 RX Port 0                                    | FPD3 RX Port 1                                    |  |  |  |
| 0xE0-0xEF        | Reserved                            | Re                                                | served                                            |  |  |  |
| 0xF0-0xF5        | FPD3 RX ID                          | SI                                                | nared                                             |  |  |  |
| 0xF6-0xF7        | Reserved                            | Re                                                | served                                            |  |  |  |
| 0xF8-0xFB        | Port I2C Addressing                 | Shared                                            |                                                   |  |  |  |
| 0xFC-0xFF        | Reserved                            | Re                                                | served                                            |  |  |  |



#### DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

# Table 9. Serial Control Bus Registers

| Page  | Addr<br>(hex) | Register Name         | Bit(s) | Field                      | Туре         | Default | Description                                                                                                                                                                                                                                                                                                                                                    |
|-------|---------------|-----------------------|--------|----------------------------|--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Share | 0x00          | I2C Device ID         | 7:1    | DEVICE ID                  | (R/W)/S      | 0x3D    | 7-bit I2C ID of deserializer<br>Defaults to address configured by IDX strap<br>pin.<br>This field always indicates the current value of<br>the I2C ID. When bit 0 of this register is 0, this<br>field is read-only and shows the strapped ID.<br>When bit 1 of this register is 1, this field is<br>read/write and can be used to assign any valid<br>I2C ID. |
|       |               |                       | 0      | DES ID                     | R/W          | 0x0     | 0: Device ID is from IDX strap pin<br>1: Register I2C device ID overrides strapped<br>value                                                                                                                                                                                                                                                                    |
| Share | 0x01          | Reset                 | 7:3    | RESERVED                   | R/W          | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                       |
|       |               |                       | 2      | RESTART_AUTOLO<br>AD       | (R/W)/S<br>C | 0x0     | Restart ROM auto-load<br>Setting this bit to 1 causes a re-load of the<br>ROM. This bit is self-clearing. Software may<br>check for auto-load complete by checking the<br>CFG_INIT_DONE bit in the DEVICE_STS<br>register.                                                                                                                                     |
|       |               |                       | 1      | DIGITAL RESET1             | (R/W)/S<br>C | 0x0     | Digital reset<br>Resets the entire digital block including<br>registers. This bit is self-clearing.<br>1: Reset<br>0: Normal operation                                                                                                                                                                                                                         |
|       |               |                       | 0      | DIGITAL RESET0             | (R/W)/S<br>C | 0x0     | Digital reset<br>Resets the entire digital block except registers.<br>This bit is self-clearing.<br>1: Reset<br>0: Normal operation                                                                                                                                                                                                                            |
| Share | 0x02          | General Configuration | 7      | INPUT_PORT_OVER<br>RIDE    | R/W          | 0x0     | Input port override bit allows control of the input port selection via the INPUT_PORT_SEL bit in this register.                                                                                                                                                                                                                                                |
|       |               |                       | 6      | INPUT_PORT_SEL             | R/W          | 0x0     | Input port select. This bit either controls the input mode (if INPUT_PORT_OVERRIDE is set) or indicates the status of the SEL pin.                                                                                                                                                                                                                             |
|       |               |                       | 5      | OUTPUT_OVERRID<br>E        | R/W          | 0x0     | Output Control Override bit. The<br>OUTPUT_ENABLE and<br>OUTPUT_SLEEP_STATE_SEL values<br>typically come from the device input pins. If this<br>bit is set, the register values in this register will<br>be used instead.                                                                                                                                      |
|       |               |                       | 4      | RESERVED                   | R/W          | 0x1     | Reserved                                                                                                                                                                                                                                                                                                                                                       |
|       |               |                       | 3      | OUTPUT_ENABLE              | R/W          | 0x1     | Output enable control (in conjunction with<br>output sleep state select)<br>If OUTPUT_SLEEP_STATE_SEL is set to 1<br>and this bit is set to 0, the TX outputs will be<br>forced into a high impedance state. If<br>OUTPUT_OVERRIDE is 0, this register<br>indicates the value on the OEN pin. See<br>Table 3.                                                  |
|       |               |                       | 2      | OUTPUT_SLEEP_ST<br>ATE_SEL | R/W          | 0x1     | OSS Select controls the output state when<br>LOCK is low (used in conjunction with Output<br>Enable)<br>When this bit is set to 0, the TX outputs is<br>forced into a HS-0 state. If<br>OUTPUT_OVERRIDE is 0, this register<br>indicates the value on the OSS_SEL pin. See<br>Table 3.                                                                         |

. . . .

Product Folder Links: DS90UB934-Q1

| Та | able 9. | Serial Cont | rol Bus | Regist | ters (co | ntinued) |
|----|---------|-------------|---------|--------|----------|----------|
|    |         |             |         |        |          |          |

| Page  | Addr<br>(hex) | Register Name           | Bit(s) | Field                         | Туре  | Default | Description                                                                                                                                                                                                                                                                                                                                                 |
|-------|---------------|-------------------------|--------|-------------------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |               |                         | 1      | RX_PARITY_CHECK<br>ER_EN      | R/W   | 0x1     | FPD3 Receiver Parity Checker Enable. When<br>enabled, the parity check function is enabled<br>for the FPD3 receiver. This allows detection of<br>errors on the FPD3 receiver data bits.<br>0: Disable<br>1: Enable                                                                                                                                          |
|       |               |                         | 0      | Reserved                      | R/W   | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| Share | 0x03          | Revision/Mask ID        | 7:4    | REVISION_ID                   | R     | 0x0     | Revision ID<br>0000: Production release                                                                                                                                                                                                                                                                                                                     |
|       |               |                         | 3:0    | RESERVED                      | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| Share | 0x04          | DEVICE_STS              | 7      | CFG_CKSUM_STS                 | R     | 0x1     | Config Checksum passed<br>This bit is set following initialization if the<br>configuration data in the eFuse ROM had a<br>valid checksum                                                                                                                                                                                                                    |
|       |               |                         | 6      | CFG_INIT_DONE                 | R     | 0x1     | Power-up initialization complete<br>This bit is set after Initialization is complete.<br>Configuration from eFuse ROM has completed.                                                                                                                                                                                                                        |
|       |               |                         | 5:4    | RESERVED                      | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
|       |               |                         | 3      | PASS                          | R, LH | 0x0     | Device PASS status This bit indicates the<br>PASS status for the device. The value in this<br>register matches the indication on the PASS<br>pin.                                                                                                                                                                                                           |
|       |               |                         | 2      | LOCK                          | R, LH | 0x0     | Device LOCK status This bit indicates the LOCK status for the device. The value in this register matches the indication on the LOCK pin.                                                                                                                                                                                                                    |
|       |               |                         | 1:0    | RESERVED                      | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| Share | 0x05          | PAR_ERR_THOLD_<br>HI    | 7:0    | PAR_ERR_THOLD_<br>HI          | R/W   | 0x01    | FPD3 parity error threshold high byte<br>This register provides the 8 most significant<br>bits of the parity error threshold value. For<br>each port, if the FPD-Link III receiver detects a<br>number of parity errors greater than or equal to<br>this value, the PARITY_ERROR flag is set in<br>the RX_PORT_STS1 register.                               |
| Share | 0x06          | PAR_ERR_THOLD_L<br>O    | 7:0    | PAR_ERR_THOLD_L<br>O          | R/W   | 0x0     | FPD3 parity error threshold low byte<br>This register provides the 8 least significant<br>bits of the parity error threshold value. For<br>each port, if the FPD-Link III receiver detects a<br>number of parity errors greater than or equal to<br>this value, the PARITY_ERROR flag is set in<br>the RX_PORT_STS1 register.                               |
| Share | 0x07          | BCC Watchdog<br>Control | 7:1    | BCC WATCHDOG<br>TIMER         | R/W   | 0x7F    | The watchdog timer allows termination of a control channel transaction if it fails to complete within a programmed amount of time. This field sets the bidirectional control channel watchdog timeout value in units of 2 milliseconds. Do not set this field to 0.                                                                                         |
|       |               |                         | 0      | BCC WATCHDOG<br>TIMER DISABLE | R/W   | 0x0     | Disable bidirectional control channel watchdog<br>timer<br>1: Disables BCC watchdog timer operation<br>0: Enables BCC watchdog timer operation                                                                                                                                                                                                              |
| Share | 0x08          | I2C Control 1           | 7      | LOCAL WRITE<br>DISABLE        | R/W   | 0x0     | Disable remote writes to local registers<br>Setting this bit to a 1 prevents remote writes to<br>local device registers from across the control<br>channel. This prevents writes to the<br>deserializer registers from an I2C master<br>attached to the serializer. Setting this bit does<br>not affect remote access to I2C slaves at the<br>deserializer. |

www.ti.com



|       | Adula         |               |        |                          |      |         | ······································                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------|---------------|---------------|--------|--------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Page  | Addr<br>(hex) | Register Name | Bit(s) | Field                    | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|       |               |               | 6:4    | I2C SDA HOLD             | R/W  | 0x1     | Internal SDA hold time<br>This field configures the amount of internal<br>hold time provided for the SDA input relative to<br>the SCL input. Units are 50 nanoseconds.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|       |               |               | 3:0    | I2C FILTER DEPTH         | R/W  | 0xC     | I2C glitch filter depth<br>This field configures the maximum width of<br>glitch pulses on the SCL and SDA inputs that<br>will be rejected. Units are 5 nanoseconds.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Share | 0x09          | I2C Control 2 | 7:4    | SDA Output Setup         | R/W  | 0x1     | Remote Ack SDA output setup<br>When a control channel (remote) access is<br>active, this field configures setup time from the<br>SDA output relative to the rising edge of SCL<br>during ACK cycles. Setting this value will<br>increase setup time in units of 640ns. The<br>nominal output setup time value for SDA to<br>SCL when this field is 0 is 80 ns.                                                                                                                                                                                                                                     |  |  |
|       |               |               | 3:2    | SDA Output Delay         | R/W  | 0x0     | SDA output delay<br>This field configures additional delay on the<br>SDA output relative to the falling edge of SCL.<br>Setting this value increases output delay in<br>units of 40 ns. Nominal output delay values for<br>SCL to SDA are:<br>00: 240 ns<br>01: 280 ns<br>10: 320 ns<br>11: 360 ns                                                                                                                                                                                                                                                                                                 |  |  |
|       |               |               | 1      | I2C BUS TIMER<br>SPEEDUP | R/W  | 0x0     | Speed up I2C bus watchdog timer<br>1: Watchdog Timer expires after approximately<br>50 microseconds<br>0: Watchdog Timer expires after approximately<br>1 second.                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|       |               |               | 0      | I2C BUS TIMER<br>DISABLE | R/W  | 0x0     | Disable I2C bus watchdog timer<br>When enabled the I2C Watchdog Timer may<br>be used to detect when the I2C bus is free or<br>hung up following an invalid termination of a<br>transaction. If SDA is high and no signaling<br>occurs for approximately 1 second, the I2C bus<br>is assumed to be free. If SDA is low and no<br>signaling occurs, the device will attempt to<br>clear the bus by driving 9 clocks on SCL.                                                                                                                                                                          |  |  |
| Share | 0x0A          | SCL High Time | 7:0    | SCL HIGH TIME            | R/W  | 0x7A    | I2C Master SCL high time<br>This field configures the high pulse width of the<br>SCL output when the Serializer is the Master<br>on the local I2C bus. Units are 40 ns for the<br>nominal oscillator clock frequency. The default<br>value is set to approximately 100 kHz with the<br>internal oscillator clock running at nominal 25<br>MHz. Delay includes 4 additional oscillator<br>clock periods.<br>Nominal High Time = 40 ns × (TX_SCL_HIGH<br>+ 4)<br>The internal oscillator has ±10% variation<br>which must be taken into account when setting<br>the SCL High and Low Time registers. |  |  |

## Table 9. Serial Control Bus Registers (continued)

#### DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

| Page  | Addr<br>(hex) | Register Name  | Bit(s) | Field                 | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------|---------------|----------------|--------|-----------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Share | 0x0B          | SCL Low Time   | 7:0    | SCL LOW TIME          | R/W  | 0x7A    | I2C SCL low time<br>This field configures the low pulse width of the<br>SCL output when the serializer is the master<br>on the local I2C bus. This value is also used as<br>the SDA setup time by the I2C Slave for<br>providing data prior to releasing SCL during<br>accesses over the Bidirectional control<br>channel. Units are 40 ns for the nominal<br>oscillator clock frequency. The default value is<br>set to approximately 100 kHz with the internal<br>oscillator clock running at nominal 25 MHz.<br>Delay includes 4 additional clock periods.<br>Nominal low time = 40 ns x (TX_SCL_LOW +<br>4)<br>The internal oscillator has ±10% variation<br>which must be taken into account when setting<br>the SCL High and Low Time registers. |
| Share | 0x0C          | RESERVED       | 7:0    | RESERVED              | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Share | Share 0x0D    | IO_CTL         | 7      | SEL3P3V               | R/W  | 0x0     | 3.3-V I/O Select on pins INTB, I2C<br>0: 1.8-V I/O Supply<br>1: 3.3-V I/O Supply<br>If IO_SUPPLY_MODE_OV is 0, a read of this<br>register returns the detected I/O voltage level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       |               |                | 6      | IO_SUPPLY_MODE_<br>OV | R/W  | 0x0     | Override I/O Supply Mode bit<br>If set to 0, the detected voltage level is used<br>for both SEL3P3V and IO_SUPPLY_MODE<br>controls.<br>If set to 1, the values written to the SEL3P3V<br>and IO_SUPPLY_MODE fields is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |               |                | 5:4    | IO_SUPPLY_MODE        | R/W  | 0x0     | I/O supply mode<br>00: 1.8 V<br>11: 3.3 V<br>If IO_SUPPLY_MODE_OV is 0, a read of this<br>register returns the detected I/O voltage level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       |               |                | 3:0    | RESERVED              | R/W  | 0x9     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Share | 0x0E          | GPIO_PIN_STS   | 7:4    | RESERVED              | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |               |                | 3:0    | GPIO_STS              | R    | 0x0     | GPIO pin status<br>This register reads the current values on each<br>of the 4 GPIO pins. Bit 3 reads GPIO3 and bit<br>0 reads GPIO0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Share | 0x0F          | GPIO_INPUT_CTL | 7:4    | RESERVED              | R/W  | 0x7     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |               |                | 3      | GPIO3_INPUT_EN        | R/W  | 0x1     | GPIO3 input enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |               |                | 2      | GPIO2_INPUT_EN        | R/W  | 0x1     | GPIO2 input enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |               |                | 1      | GPIO1_INPUT_EN        | R/W  | 0x1     | GPIO1 input enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |               |                | 0      | GPIO0_INPUT_EN        | R/W  | 0x1     | GPIO0 input enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## Table 9. Serial Control Bus Registers (continued)

www.ti.com



| Page  | Addr<br>(hex) | Register Name | Bit(s) | Field         | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|---------------|---------------|--------|---------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Share | 0x10          | GPIO0_PIN_CTL | 7:5    | GPIO0_OUT_SEL | R/W  | 0x0     | GPIO0 output select<br>Determines the output data for the selected<br>source.<br>If GPIO0_OUT_SRC is set to 0xx (one of the<br>RX Ports), the following selections apply:<br>000 : Received GPIO0<br>001 : Received GPIO2<br>011 : Received GPIO2<br>011 : Received GPIO3<br>100 : RX port lock indication<br>101 : RX port pass indication<br>110 - 111 : Reserved<br>If GPIO0_OUT_SRC is set to 100 (Device<br>Status), the following selections apply:<br>000 : Value in GPIO0_OUT_VAL<br>001 : Logical OR of Lock indication from<br>enabled RX ports<br>011 : Logical AND of Pass indication from<br>enabled RX ports<br>100 : FrameSync signal<br>101 - 111 : Reserved                                                                 |
|       |               |               | 4:2    | GPIO0_OUT_SRC | R/W  | 0x0     | GPIO0 Output source select<br>Selects output source for GPIO0 data:<br>000 : RX Port 0<br>001 : RX Port 1<br>01x : Reserved<br>100 : Device status<br>101 - 111 : Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |               |               | 1      | GPIO0_OUT_VAL | R/W  | 0x0     | GPIO0 output value<br>This register provides the output data value<br>when the GPIO pin is enabled to output the<br>local register controlled value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |               |               | 0      | GPIO0_OUT_EN  | R/W  | 0x0     | GPIO0 Output Enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Share | 0x11          | GPIO1_PIN_CTL | 7:5    | GPIO1_OUT_SEL | R/W  | 0x0     | GPIO1 Output Select<br>Determines the output data for the selected<br>source.<br>If GPIO1_OUT_SRC is set to 0xx (one of the<br>RX Ports), the following selections apply:<br>000 : Received GPIO0<br>001 : Received GPIO2<br>011 : Received GPIO2<br>011 : Received GPIO3<br>100 : RX Port Lock indication<br>101 : RX Port Pass indication<br>110- 111 : Reserved<br>If GPIO1_OUT_SRC is set to 100 (Device<br>Status), the following selections apply:<br>000 : Value in GPIO1_OUT_VAL<br>001 : Logical OR of Lock indication from<br>enabled RX ports<br>010 : Logical AND of Pass indication from<br>enabled RX ports<br>011 : Logical AND of Pass indication from<br>enabled RX ports<br>100 : FrameSync signal<br>101 - 111 : Reserved |

DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

www.ti.com

NSTRUMENTS

ÈXAS

| Page  | Addr<br>(hex) | Register Name | Bit(s) | Field         | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|---------------|---------------|--------|---------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |               |               | 4:2    | GPIO1_OUT_SRC | R/W  | 0x0     | GPIO1 Output Source Select<br>Selects output source for GPIO1 data:<br>000 : RX port 0<br>001 : RX port 1<br>01x : Reserved<br>100 : Device status<br>101 - 111 : Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |               |               | 1      | GPIO1_OUT_VAL | R/W  | 0x0     | GPIO1 output value<br>This register provides the output data value<br>when the GPIO pin is enabled to output the<br>local register controlled value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |               |               | 0      | GPIO1_OUT_EN  | R/W  | 0x0     | GPIO1 output enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Share | 0x12          | GPIO2_PIN_CTL | 7:5    | GPIO2_OUT_SEL | R/W  | 0x0     | GPIO2 output select<br>Determines the output data for the selected<br>source.<br>If GPIO2_OUT_SRC is set to 0xx (one of the<br>RX Ports), the following selections apply:<br>000 : Received GPIO0<br>001 : Received GPIO2<br>011 : Received GPIO2<br>011 : Received GPIO3<br>100 : RX port lock indication<br>101 : RX port pass indication<br>110- 111 : Reserved<br>If GPIO2_OUT_SRC is set to 100 (Device<br>Status), the following selections apply:<br>000 : Value in GPIO2_OUT_VAL<br>001 : Logical OR of Lock indication from<br>enabled RX ports<br>010 : Logical AND of Lock indication from<br>enabled RX ports<br>011 : Logical AND of Pass indication from<br>enabled RX ports<br>100 : FrameSync signal<br>101 - 111 : Reserved |
|       |               |               | 4:2    | GPIO2_OUT_SRC | R/W  | 0x0     | GPIO2 output source select<br>Selects output source for GPIO2 data:<br>000 : RX port 0<br>001 : RX port 1<br>01x : Reserved<br>100 : Device status<br>101 - 111 : Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |               |               | 1      | GPIO2_OUT_VAL | R/W  | 0x0     | GPIO2 output value<br>This register provides the output data value<br>when the GPIO pin is enabled to output the<br>local register controlled value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       |               |               | 0      | GPIO2_OUT_EN  | R/W  | 0x0     | GPIO2 output enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## Table 9. Serial Control Bus Registers (continued)

Copyright © 2016–2018, Texas Instruments Incorporated



| Page  | Addr<br>(hex)  | Register Name | Bit(s) | Field         | Туре         | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------|----------------|---------------|--------|---------------|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Share | nare 0x13      | GPIO3_PIN_CTL | 7:5    | GPIO3_OUT_SEL | R/W          | 0x0     | GPIO3 output select<br>Determines the output data for the selected<br>source.<br>If GPIO3_OUT_SRC is set to 0xx (one of the<br>RX Ports), the following selections apply:<br>000 : Received GPIO0<br>001 : Received GPIO2<br>011 : Received GPIO2<br>011 : Received GPIO3<br>100 : RX port lock indication<br>101 : RX port pass indication<br>110 - 111 : Reserved<br>If GPIO2_OUT_SRC is set to 100 (Device<br>Status), the following selections apply:<br>000 : Value in GPIO3_OUT_VAL<br>001 : Logical OR of lock indication from<br>enabled RX ports<br>011 : Logical AND of pass indication from<br>enabled RX ports<br>011 : Logical AND of pass indication from<br>enabled RX ports<br>100 : FrameSync signal<br>101 - 111 : Reserved |
|       |                |               | 4:2    | GPIO3_OUT_SRC | R/W          | 0x0     | GPIO3 output source select<br>Selects output source for GPIO3 data:<br>000 : RX port 0<br>001 : RX port 1<br>01x : Reserved<br>100 : Device Status<br>101 - 111 : Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |                |               | 1      | GPIO3_OUT_VAL | R/W          | 0x0     | GPIO3 output value<br>This register provides the output data value<br>when the GPIO pin is enabled to output the<br>local register controlled value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|       |                |               | 0      | GPIO3_OUT_EN  | R/W          | 0x0     | GPIO3 output enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Share | 0x14 -<br>0x17 | RESERVED      | 7:0    | RESERVED      | R/W          | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Share | 0x18           | FS_CTL        | 7:4    | FS_MODE       | R/W          | 0x0     | FrameSync mode<br>0000: Internal generated FrameSync, use<br>back-channel frame clock from port 0<br>0001: Internal generated FrameSync, use<br>back-channel frame clock from port 1<br>0010: Reserved<br>0011: Reserved<br>0011: Reserved<br>01xx: Internal generated FrameSync, use 25-<br>MHz (typical) clock<br>1000: External FrameSync from GPIO0<br>1001: External FrameSync from GPIO1<br>1010: External FrameSync from GPIO2<br>1011: External FrameSync from GPIO3<br>1100 - 1111: Reserved                                                                                                                                                                                                                                         |
|       |                |               | 3      | FS_SINGLE     | (R/W)/S<br>C | 0x0     | Generate single FrameSync pulse<br>When this bit is set, a single FrameSync pulse<br>is generated. The system waits for the full<br>duration of the desired pulse before generating<br>another pulse. When using this feature, the<br>FS_GEN_ENABLE bit remains set to 0. This<br>bit is self-clearing and always returns to 0.                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |                |               | 2      | FS_INIT_STATE | R/W          | 0x0     | Initial State<br>This register controls the initial state of the<br>FrameSync signal.<br>0: FrameSync initial state is 0<br>1: FrameSync initial state is 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## Table 9. Serial Control Bus Registers (continued)

Copyright © 2016–2018, Texas Instruments Incorporated

| Table 9. Serial | Control | Bus | Registers | (continued) |
|-----------------|---------|-----|-----------|-------------|
|-----------------|---------|-----|-----------|-------------|

| Page  | Addr<br>(hex)  | Register Name  | Bit(s) | Field                     | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|----------------|----------------|--------|---------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                |                | 1      | FS_GEN_MODE               | R/W  | 0x0     | FrameSync Generation Mode<br>This control selects between Hi/Lo and 50/50<br>modes. In High/Lo mode, the FrameSync<br>generator uses the FS_HIGH_TIME and<br>FS_LOW_TIME register values to separately<br>control the high and low periods for the<br>generated FrameSync signal. In 50/50 mode,<br>the FrameSync generator uses the values in<br>the FS_HIGH_TIME_0, FS_LOW_TIME_1 and<br>FS_LOW_TIME_0 registers as a 24-bit value<br>for both the high and low periods of the<br>generated FrameSync signal.<br>0: Hi/Lo<br>1: 50/50 |
|       |                |                | 0      | FS_GEN_ENABLE             | R/W  | 0x0     | FrameSync generation enable<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Share | 0x19           | FS_HIGH_TIME_1 | 7:0    | FRAMESYNC_HIGH<br>_TIME_1 | R/W  | 0x0     | FrameSync high time bits 15:8<br>The value programmed to the FS_HIGH_TIME<br>register should be reduced by 1 from the<br>desired delay. For example, a value of 0 in the<br>FRAMESYNC_HIGH_TIME field results in a 1<br>cycle high pulse on the FrameSync signal.                                                                                                                                                                                                                                                                       |
| Share | 0x1A           | FS_HIGH_TIME_0 | 7:0    | FRAMESYNC_HIGH<br>_TIME_0 | R/W  | 0x0     | FrameSync High Time bits 7:0<br>The value programmed to the FS_HIGH_TIME<br>register should be reduced by 1 from the<br>desired delay. For example, a value of 0 in the<br>FRAMESYNC_HIGH_TIME field results in a 1<br>cycle high pulse on the FrameSync signal.                                                                                                                                                                                                                                                                        |
| Share | 0x1B           | FS_LOW_TIME_1  | 7:0    | FRAMESYNC_LOW_<br>TIME_1  | R/W  | 0x0     | FrameSync Low Time bits 15:8<br>The value programmed to the FS_LOW_TIME<br>register should be reduced by 1 from the<br>desired delay. For example, a value of 0 in the<br>FRAMESYNC_LOW_TIME field results in a 1<br>cycle low pulse on the FrameSync signal.                                                                                                                                                                                                                                                                           |
| Share | 0x1C           | FS_LOW_TIME_0  | 7:0    | FRAMESYNC_LOW_<br>TIME_0  | R/W  | 0x0     | FrameSync Low Time bits 7:0<br>The value programmed to the FS_LOW_TIME<br>register should be reduced by 1 from the<br>desired delay. For example, a value of 0 in the<br>FRAMESYNC_LOW_TIME field results in a 1<br>cycle low pulse on the FrameSync signal.                                                                                                                                                                                                                                                                            |
| Share | 0x1D -<br>0x22 | RESERVED       | 7:0    | RESERVED                  | R    | 0x00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Share | 0x23           | INTERRUPT_CTL  | 7      | INT_EN                    | R/W  | 0x0     | Global interrupt enable<br>Enables interrupt on the interrupt signal to the<br>controller.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |                | 6:2    | RESERVED                  | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |                |                | 1      | IE_RX1                    | R/W  | 0x0     | RX port 1 Interrupt:<br>Enable interrupt from receiver port 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|       |                |                | 0      | IE_RX0                    | R/W  | 0x0     | RX Port 0 Interrupt:<br>Enable interrupt from receiver port 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Share | 0x24           | INTERRUPT_STS  | 7      | INT                       | R    | 0x0     | Global Interrupt:<br>Set if any enabled interrupt is indicated in the<br>individual status bits in this register. The<br>setting of this bit is not dependent on the<br>INT_EN bit in the INTERRUPT_CTL register<br>but does depend on the IE_xxx bits. For<br>example, if IE_RX0 and IS_RX0 are both<br>asserted, the INT bit is set to 1.                                                                                                                                                                                             |
| L     |                |                | 6:2    | RESERVED                  | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |





DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

| Page  | Addr<br>(hex)  | Register Name | Bit(s) | Field                | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|----------------|---------------|--------|----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                |               | 1      | IS_RX1               | R    | 0x0     | RX port 1 interrupt:<br>An interrupt has occurred for receive port 1.<br>This interrupt is cleared by reading the<br>associated status register(s) for the event(s)<br>that caused the interrupt. The status registers<br>are RX_PORT_STS1 and RX_PORT_STS2.                                                                                                                                          |
|       |                |               | 0      | IS_RX0               | R    | 0x0     | RX Port 0 Interrupt:<br>An interrupt has occurred for receive port 0.<br>This interrupt is cleared by reading the<br>associated status register(s) for the event(s)<br>that caused the interrupt. The status registers<br>are RX_PORT_STS1 and RX_PORT_STS2.                                                                                                                                          |
| Share | 0x25           | FS_CONFIG     | 7      | RESERVED             | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |               | 6      | FS_POLARITY          | R/W  | 0x0     | Framesync Polarity<br>Indicates active edge of FrameSync signal<br>0: Rising edge<br>1: Falling edge                                                                                                                                                                                                                                                                                                  |
|       |                |               | 5:0    | RESERVED             | R/W  | 0x00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
| Share | 0x26 -<br>0x3A | RESERVED      | 7:0    | RESERVED             | R/W  | 0x00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
| DVP   | 0x3B           | DVP_CLK_CTL   | 7:1    | RESERVED             | R/W  | 0x00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |               | 0      | RRFB                 | R/W  | 0x1     | Pixel clock edge select (relative to the sink)<br>1: Parallel interface data is driven on the falling<br>clock edge and sampled on the rising clock<br>edge<br>0: Parallel interface data is driven on the rising<br>clock edge and sampled on the falling clock<br>edge                                                                                                                              |
| DVP   | 0x3C           | DVP_FREQ_DET0 | 7:5    | RESERVED             | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |               | 4:0    | FPD3_FREQ_LO_TH<br>R | R/W  | 0x14    | Frequency low threshold<br>Sets the low threshold for the CDR Clock<br>frequency detect circuit in MHz. This value is<br>used to determine if the clock frequency is too<br>low for proper operation.                                                                                                                                                                                                 |
| DVP   | 0x3E           | DVP_SSCG_CTL  | 7:6    | RESERVED             | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |               | 5      | RESERVED             | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |               | 4      | SSCG_ENABLE          | R/W  | 0x0     | Enable SSCG modulation<br>0 : SSCG modulation is disabled<br>1 : SSCG modulation is enabled<br>Prior to enabling SSCG, the<br>SSCG_MOD_RATE must be set. This requires<br>a separate write to set the SSCG_MOD_RATE<br>with SSCG disabled, then a write to set the<br>SSCG_ENABLE with the same<br>SSCG_MOD_RATE setting. In addition, when<br>changing the SSCG_MOD_RATE, disable the<br>SSCG first. |
|       |                |               | 3:1    | RESERVED             | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                |               | 0      | SSCG_MOD_RATE        | R/W  | 0x0     | SSCG modulation frequency with its deviation<br>0: Reserved<br>1: frequency modulation PCLK/3168 ±1%                                                                                                                                                                                                                                                                                                  |
| Share | 0x44 -<br>0x4B | RESERVED      | 7:0    | RESERVED             | R/W  | 0x00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                              |



| Page  | Addr<br>(hex) | Register Name | Bit(s) | Field           | Туре  | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|---------------|---------------|--------|-----------------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Share | 0x4C          | FPD3_PORT_SEL | 7:6    | PHYS_PORT_NUM   | R     | 0x0     | Physical port number<br>This field provides the physical port connection<br>when reading from a remote device via the<br>bidirectional control channel.<br>When accessed via local I2C interfaces, the<br>value returned is always 0. When accessed via<br>bidirectional control channel, the value<br>returned is the port number of the receive port<br>connection.                                                        |
|       |               |               | 5      | RESERVED        |       |         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |               |               | 4      | RX_READ_PORT    | R/W   | 0x0     | Select RX port for register read<br>This bit selects one of the two RX port register<br>blocks for readback. This applies to all paged<br>FPD3 receiver port registers.<br>0: Port 0 registers<br>1: Port 1 registers<br>When accessed via local I2C interfaces, the<br>default setting is 0. When accessed via<br>bidirectional control channel, the default value<br>is the port number of the receive port<br>connection. |
|       |               |               | 3:2    | RESERVED        | R/W   | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |               |               | 1      | RX_WRITE_PORT_1 | R/W   | 0x0     | Write Enable for RX port 1 registers<br>This bit enables writes to RX port 1 registers.<br>Any combination of RX port registers can be<br>written simultaneously. This applies to all<br>paged FPD3 Receiver port registers.<br>0: Writes disabled<br>1: Writes enabled<br>When accessed via bidirectional control<br>channel, the default value is 1 if accessed over<br>RX port 1.                                         |
|       |               |               | 0      | RX_WRITE_PORT_0 | R/W   | 0x0     | Write Enable for RX port 0 registers<br>This bit enables writes to RX port 0 registers.<br>Any combination of RX port registers can be<br>written simultaneously. This applies to all<br>paged FPD3 receiver port registers.<br>0: Writes disabled<br>1: Writes enabled<br>When accessed via Bidirectional Control<br>Channel, the default value is 1 if accessed<br>over RX port 0.                                         |
| RX    | 0x4D          | RX_PORT_STS1  | 7      | RESERVED        | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |               |               | 6      | RX_PORT_NUM     | R     | 0x0     | RX port number<br>This read-only field indicates the number of the<br>currently selected RX read port.                                                                                                                                                                                                                                                                                                                       |
|       |               |               | 5      | BCC_CRC_ERROR   | R, LH | 0x0     | Bidirectional control channel CRC error<br>detected<br>This bit indicates a CRC error has been<br>detected in the forward control channel. If this<br>bit is set, an error may have occurred in the<br>control channel operation. This bit is cleared<br>on read.                                                                                                                                                            |
|       |               |               | 4      | LOCK_STS_CHG    | R, LH | 0x0     | Lock status changed<br>This bit is set if a change in receiver lock<br>status has been detected since the last read of<br>this register. Current lock status is available in<br>the LOCK_STS bit of this register<br>This bit is cleared on read.                                                                                                                                                                            |



|      | Addr  |               |        | Serial Control Bu     |       |         |                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|------|-------|---------------|--------|-----------------------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Page | (hex) | Register Name | Bit(s) | Field                 | Туре  | Default | Description                                                                                                                                                                                                                                                                                                                                                                                       |  |
|      |       |               | 3      | BCC_SEQ_ERROR         | R, LH | 0x0     | Bidirectional control channel sequence error<br>detected<br>This bit indicates a sequence error has been<br>detected in the forward control channel. If this<br>bit is set, an error may have occurred in the<br>control channel operation. This bit is cleared<br>on read.                                                                                                                       |  |
|      |       |               | 2      | PARITY_ERROR          | R, LH | 0x0     | FPD3 parity errors detected<br>This flag is set when the number of parity<br>errors detected is greater than the threshold<br>programmed in the PAR_ERR_THOLD<br>registers.<br>1: Number of FPD3 parity errors detected is<br>greater than the threshold<br>0: Number of FPD3 parity errors is below the<br>threshold.<br>This bit is cleared when the<br>RX_PAR_ERR_HI/LO registers are cleared. |  |
|      |       |               | 1      | PORT_PASS             | R     | 0x0     | Receiver PASS indication This bit indicates the<br>current status of the Receiver PASS indication.<br>The requirements for setting the Receiver<br>PASS indication are controlled by the<br>PORT_PASS_CTL register.<br>1: Receive input has met PASS criteria<br>0: Receive input does not meet PASS criteria                                                                                     |  |
|      |       |               | 0      | LOCK_STS              | R     | 0x0     | FPD-Link III receiver is locked to incoming data<br>1: Receiver is locked to incoming data<br>0: Receiver is not locked                                                                                                                                                                                                                                                                           |  |
| RX   | 0x4E  | RX_PORT_STS2  | 7:6    | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |
|      |       |               | 5      | FPD3_ENCODE_ER<br>ROR | R, LH | 0x0     | FPD3 encoder error detected<br>If set, this flag indicates an error in the FPD-<br>Link III encoding has been detected by the<br>FPD-Link III receiver.<br>This bit is cleared on read.                                                                                                                                                                                                           |  |
|      |       |               | 4:3    | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |
|      |       |               | 2      | FREQ_STABLE           | R     | 0x0     | Frequency measurement stable                                                                                                                                                                                                                                                                                                                                                                      |  |
|      |       |               | 1      | NO_FPD3_CLK           | R     | 0x0     | No FPD-Link III input clock detected                                                                                                                                                                                                                                                                                                                                                              |  |
|      |       |               | 0      | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RX   | 0x4F  | RX_FREQ_HIGH  | 7:0    | FREQ_CNT_HIGH         | R     | 0x0     | FPD Link-III frequency measurement high byte<br>(MHz) The frequency counter reports the<br>measured frequency for the FPD3 receiver.<br>This portion of the field is the integer value in<br>MHz. Frequency measurements scales with<br>reference clock frequency.                                                                                                                                |  |
| RX   | 0x50  | RX_FREQ_LOW   | 7:0    | FREQ_CNT_LOW          | R     | 0x0     | FPD Link-III frequency measurement low byte (1/256 MHz) The Frequency counter reports the measured frequency for the FPD3 Receiver. This portion of the field is the fractional value in 1/256 MHz. Values scales with reference clock frequency.                                                                                                                                                 |  |
| RX   | 0x51  | RESERVED      | 7:0    | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RX   | 0x52  | RESERVED      | 7:0    | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RX   | 0x53  | RESERVED      | 7:0    | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |
| RX   | 0x54  | RESERVED      | 7:0    | RESERVED              | R     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                          |  |

| Page | Addr<br>(hex) | Register Name  | Bit(s) | Field                                     | Туре    | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|---------------|----------------|--------|-------------------------------------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RX   | 0x55          | RX_PAR_ERR_HI  | 7:0    | PAR ERROR BYTE 1                          | R       | 0x0     | Number of FPD3 parity errors – 8 most<br>significant bits.<br>The parity error counter registers return the<br>number of data parity errors that have been<br>detected on the FPD3 Receiver data since the<br>last detection of valid lock or last read of the<br>RX_PAR_ERR_LO register. For accurate<br>reading of the parity error count, disable the<br>RX_PARITY_CHECKER_ENABLE bit in<br>register 0x02 prior to reading the parity error<br>count registers. This register is cleared upon<br>reading the RX_PAR_ERR_LO register. |
| RX   | 0x56          | RX_PAR_ERR_LO  | 7:0    | PAR ERROR BYTE 0                          | R       | 0x0     | Number of FPD3 parity errors – 8 least<br>significant bits.<br>The parity error counter registers return the<br>number of data parity errors that have been<br>detected on the FPD3 Receiver data since the<br>last detection of valid lock or last read of the<br>RX_PAR_ERR_LO register. For accurate<br>reading of the parity error count, disable the<br>RX_PARITY_CHECKER_ENABLE bit in<br>register 0x02 prior to reading the parity error<br>count registers. This register will be cleared on<br>read.                           |
| RX   | 0x57          | BIST_ERR_COUNT | 7:0    | BIST ERROR<br>COUNT                       | R       | 0x0     | BIST error count<br>Returns BIST error count                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RX   | 0x58          | BCC_CONFIG     | 7      | I2C PASS<br>THROUGH ALL                   | R/W     | 0x0     | I2C pass-through all transactions<br>0: Disabled<br>1: Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |               |                | 6      | I2C PASS<br>THROUGH                       | R/W     | 0x0     | I2C pass-through to serializer if decode<br>matches<br>0: Pass-through disabled<br>1: Pass-through enabled                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |               |                | 5      | AUTO ACK ALL                              | R/W     | 0x0     | Automatically acknowledge all I2C writes<br>independent of the forward channel lock state<br>or status of the remote acknowledge<br>1: Enable<br>0: Disable                                                                                                                                                                                                                                                                                                                                                                             |
|      |               |                | 4      | BACK CHANNEL<br>ENABLE FOR<br>CAMERA MODE | R/W     | 0x1     | Back channel enable for camera mode (display<br>mode BC is always enabled)<br>1: Enable<br>0: Disable                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|      |               |                | 3      | BC CRC<br>GENERATOR<br>ENABLE             | R/W     | 0x1     | Back Channel CRC Generator Enable<br>0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |               |                | 2      | RESERVED                                  | R/W     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |               |                | 1:0    | BC FREQ SELECT                            | (R/W)/S | 0x0     | Back channel frequency select<br>00: 2.5 Mbps (default)<br>01: 1.5625 Mbps<br>10 - 11 : Reserved<br>Note that changing this setting results in some<br>errors on the back channel for a short period of<br>time. If set over the control channel, first<br>program the deserializer to Auto-Ack operation<br>to avoid a control channel timeout due to lack<br>of response from the serializer.                                                                                                                                         |
| RX   | 0x59          | RESERVED       | 7:0    | RESERVED                                  | R/W     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RX   | 0x5A          | RESERVED       | 7:0    | RESERVED                                  | R/W     | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RX   | 0x5B          | SER_ID         | 7:1    | SER ID                                    | R/W     | 0x00    | Remote serializer ID<br>This field is normally loaded automatically from<br>the remote serializer.                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Page  | Addr  | Register Name  | Bit(s) | Field            | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                 |
|-------|-------|----------------|--------|------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i aye | (hex) | Register Maine |        |                  |      |         |                                                                                                                                                                                                                                                                                                                                                             |
|       |       |                | 0      | FREEZE DEVICE ID | R/W  | 0x0     | Freeze serializer device ID<br>Prevent auto-loading of the serializer device ID<br>from the forward channel. The ID is frozen at<br>the value written.                                                                                                                                                                                                      |
| RX    | 0x5C  | SER_ALIAS_ID   | 7:1    | SER ALIAS ID     | R/W  | 0x0     | 7-bit remote serializer alias ID<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote deserializer. The<br>transaction will be remapped to the address<br>specified in the slave ID register. A value of 0<br>in this field disables access to the remote I2C<br>slave.                     |
|       |       |                | 0      | SER AUTO ACK     | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote serializer independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge<br>1: Enable<br>0: Disable                                                                                                                                                          |
| RX    | 0x5D  | SlaveID[0]     | 7:1    | SLAVE ID0        | R/W  | 0x0     | 7-bit remote slave device ID 0<br>Configures the physical I2C address of the<br>remote I2C slave device attached to the<br>remote serializer. If an I2C transaction is<br>addressed to the slave alias ID0, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|       |       |                | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX    | 0x5E  | SlaveID[1]     | 7:1    | SLAVE ID1        | R/W  | 0x0     | 7-bit remote slave device ID 1<br>Configures the physical I2C address of the<br>remote I2C Slave device attached to the<br>remote Serializer. If an I2C transaction is<br>addressed to the slave alias ID1, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|       |       |                | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX    | 0x5F  | SlaveID[2]     | 7:1    | SLAVE ID2        | R/W  | 0x0     | 7-bit remote slave device ID 2<br>Configures the physical I2C address of the<br>remote I2C Slave device attached to the<br>remote Serializer. If an I2C transaction is<br>addressed to the Slave Alias ID2, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|       |       |                | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX    | 0x60  | SlaveID[3]     | 7:1    | SLAVE ID3        | R/W  | 0x0     | 7-bit remote slave device ID 3<br>Configures the physical I2C address of the<br>remote I2C slave device attached to the<br>remote serializer. If an I2C transaction is<br>addressed to the slave alias ID3, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|       |       |                | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX    | 0x61  | SlaveID[4]     | 7:1    | SLAVE ID4        | R/W  | 0x0     | 7-bit remote slave device ID 4<br>Configures the physical I2C address of the<br>remote I2C slave device attached to the<br>remote Serializer. If an I2C transaction is<br>addressed to the Slave Alias ID4, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |

#### DS90UB934-Q1 SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018

46

Submit Documentation Feedback

| Page | Addr<br>(hex) | Register Name | Bit(s) | Field            | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                 |
|------|---------------|---------------|--------|------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               |               | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX   | 0x62          | SlaveID[5]    | 7:1    | SLAVE ID5        | R/W  | 0x0     | 7-bit remote slave device ID 5<br>Configures the physical I2C address of the<br>remote I2C slave device attached to the<br>remote serializer. If an I2C transaction is<br>addressed to the slave alias ID5, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|      |               |               | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX   | 0x63          | SlaveID[6]    | 7:1    | SLAVE ID6        | R/W  | 0x0     | 7-bit remote slave device ID 6<br>Configures the physical I2C address of the<br>remote I2C slave device attached to the<br>remote serializer. If an I2C transaction is<br>addressed to the slave alias ID6, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|      |               |               | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX   | 0x64          | SlaveID[7]    | 7:1    | SLAVE ID7        | R/W  | 0x0     | 7-bit remote slave device ID 7<br>Configures the physical I2C address of the<br>remote I2C slave device attached to the<br>remote serializer. If an I2C transaction is<br>addressed to the slave alias ID7, the<br>transaction is remapped to this address before<br>passing the transaction across the bidirectional<br>control channel to the serializer. |
|      |               |               | 0      | RESERVED         | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                    |
| RX   | 0x65          | SlaveAlias[0] | 7:1    | SLAVE ALIAS ID0  | R/W  | 0x0     | 7-bit remote slave device alias ID 0<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID0 register. A value of 0<br>in this field disables access to the remote I2C<br>slave.                       |
|      |               |               | 0      | SLAVE AUTO ACK 0 | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 0 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge.<br>1: Enable<br>0: Disable                                                                                                                                                            |
| RX   | 0x66          | SlaveAlias[1] | 7:1    | SLAVE ALIAS ID1  | R/W  | 0x0     | 7-bit remote slave device alias ID 1<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID1 register. A value of 0<br>in this field disables access to the remote I2C<br>slave.                       |
|      |               |               | 0      | SLAVE AUTO ACK 1 | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 1 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge<br>1: Enable<br>0: Disable                                                                                                                                                             |

## Table 9. Serial Control Bus Registers (continued)



www.ti.com



| Page | Addr<br>(hex) | Register Name | Bit(s) | Field            | Туре | Default | Description                                                                                                                                                                                                                                                                                                                           |
|------|---------------|---------------|--------|------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RX   | 0x67          | SlaveAlias[2] | 7:1    | SLAVE ALIAS ID2  | R/W  | 0x0     | 7-bit remote slave device alias ID 2<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID2 register. A value of 0<br>in this field disables access to the remote I2C<br>slave. |
|      |               |               | 0      | SLAVE AUTO ACK 2 | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 2 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge<br>1: Enable<br>0: Disable                                                                                                                                       |
| RX   | 0x68          | SlaveAlias[3] | 7:1    | SLAVE ALIAS ID3  | R/W  | 0x0     | 7-bit remote slave device alias ID 3<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID3 register. A value of 0<br>in this field disables access to the remote I2C<br>slave. |
|      |               |               | 0      | SLAVE AUTO ACK 3 | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 3 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge.<br>1: Enable<br>0: Disable                                                                                                                                      |
| RX   | 0x69          | SlaveAlias[4] | 7:1    | SLAVE ALIAS ID4  | R/W  | 0x0     | 7-bit remote slave device alias ID 4<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID4 register. A value of 0<br>in this field disables access to the remote I2C<br>slave. |
|      |               |               | 0      | SLAVE AUTO ACK 4 | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 4 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge.<br>1: Enable<br>0: Disable                                                                                                                                      |
| RX   | 0x6A          | SlaveAlias[5] | 7:1    | SLAVE ALIAS ID5  | R/W  | 0x0     | 7-bit remote slave device alias ID 5<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID5 register. A value of 0<br>in this field disables access to the remote I2C<br>slave. |
|      |               |               | 0      | SLAVE AUTO ACK 5 | R/W  | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 5 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge.<br>1: Enable<br>0: Disable                                                                                                                                      |
| RX   | 0x6B          | SlaveAlias[6] | 7:1    | SLAVE ALIAS ID6  | R/W  | 0x0     | 7-bit remote slave device alias ID 6<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID6 register. A value of 0<br>in this field disables access to the remote I2C<br>slave. |

| Page | Addr<br>(hex) | Register Name | Bit(s) | Field            | Туре    | Default | Description                                                                                                                                                                                                                                                                                                                           |
|------|---------------|---------------|--------|------------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               |               | 0      | SLAVE AUTO ACK 6 | R/W     | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 6 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge.<br>1: Enable<br>0: Disable                                                                                                                                      |
| RX   | 0x6C          | SlaveAlias[7] | 7:1    | SLAVE ALIAS ID7  | R/W     | 0x0     | 7-bit remote slave device alias ID 7<br>Configures the decoder for detecting<br>transactions designated for an I2C slave<br>device attached to the remote serializer. The<br>transaction is remapped to the address<br>specified in the slave ID7 register. A value of 0<br>in this field disables access to the remote I2C<br>slave. |
|      |               |               | 0      | SLAVE AUTO ACK 7 | R/W     | 0x0     | Automatically acknowledge all I2C writes to the<br>remote slave 7 independent of the forward<br>channel lock state or status of the remote<br>serializer acknowledge.<br>1: Enable<br>0: Disable                                                                                                                                      |
| RX   | 0x6D          | PORT_CONFIG   | 7:3    | RESERVED         | R/W     | 0x0F    | Reserved                                                                                                                                                                                                                                                                                                                              |
|      |               |               | 2      | COAX_MODE        | (R/W)/S | 0x0     | Enable coax cable mode<br>0: Shielded twisted pair (STP) mode<br>1: Coax mode<br>This bit is loaded from the MODE pin strap at<br>power-up.                                                                                                                                                                                           |
|      |               |               | 1:0    | FPD3_MODE        | (R/W)/S | 0x0     | FPD3 input mode<br>00: Reserved<br>01: RAW12 LF mode<br>10: RAW12 HF mode<br>11: RAW10 mode<br>This field is loaded from the MODE pin strap at<br>power-up.                                                                                                                                                                           |
| RX   | 0x6E          | BC_GPIO_CTL0  | 7:4    | BC_GPIO1_SEL     | R/W     | 0x8     | Back channel GPIO1 select:<br>Determines the data sent on GPIO1 for the<br>port back channel.<br>0000 : GPIO Pin 0<br>0001 : GPIO Pin 1<br>0010 : GPIO Pin 2<br>0011 : GPIO Pin 3<br>0100 - 0111 : Reserved<br>1000 : Constant value of 0<br>1001 : Constant value of 1<br>1010 : FrameSync signal<br>1011 - 1111 : Reserved          |
|      |               |               | 3:0    | BC_GPIO0_SEL     | R/W     | 0x8     | Back channel GPIO0 Select:<br>Determines the data sent on GPIO0 for the<br>port back channel.<br>0000 : GPIO Pin 0<br>0001 : GPIO Pin 1<br>0010 : GPIO Pin 2<br>0011 : GPIO Pin 3<br>0100 - 0111 : Reserved<br>1000 : Constant value of 0<br>1001 : Constant value of 1<br>1010 : FrameSync signal<br>1011 - 1111 : Reserved          |



DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

| Page | Addr<br>(hex)  | Register Name | Bit(s) | Field           | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                    |
|------|----------------|---------------|--------|-----------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RX   | 0x6F           | BC_GPIO_CTL1  | 7:4    | BC_GPIO3_SEL    | R/W  | 0x8     | Back channel GPIO3 select:<br>Determines the data sent on GPIO3 for the<br>port back channel.<br>0000 : GPIO Pin 0<br>0001 : GPIO Pin 1<br>0010 : GPIO Pin 2<br>0011 : GPIO Pin 3<br>0100 - 0111 : Reserved<br>1000 : Constant value of 0<br>1001 : Constant value of 1<br>1010 : FrameSync signal<br>1011 - 1111 : Reserved                                                   |
|      |                |               | 3:0    | BC_GPIO2_SEL    | R/W  | 0x8     | Back channel GPIO2 select:<br>Determines the data sent on GPIO2 for the<br>port back channel.<br>0000 : GPIO Pin 0<br>0001 : GPIO Pin 1<br>0010 : GPIO Pin 2<br>0011 : GPIO Pin 3<br>0100 - 0111 : Reserved<br>1000 : Constant value of 0<br>1001 : Constant value of 1<br>1010 : FrameSync signal<br>1011 - 1111 : Reserved                                                   |
| RX   | 0x70 -<br>0x76 | RESERVED      | 7:0    | RESERVED        | R/W  | 0x00    | Reserved                                                                                                                                                                                                                                                                                                                                                                       |
| RX   | 0x77           | FREQ_DET_CTL  | 7:6    | FREQ_HYST       | R/W  | 0x3     | Frequency detect hysteresis:<br>The frequency detect hysteresis controls<br>reporting of the FPD3 Clock frequency stability<br>via the FREQ_STABLE status in the<br>RX_PORT_STS2 register. The frequency is<br>considered stable when the frequency remains<br>within a range of +/- the FREQ_HYST value<br>from the previous measurement. The<br>FREQ_HYST setting is in MHz. |
|      |                |               | 5:4    | FREQ_STABLE_THR | R/W  | 0x0     | Frequency stability threshold:<br>The frequency detect circuit can be used to<br>detect a stable clock frequency. The stability<br>threshold determines the amount of time<br>required for the clock frequency to stay within<br>the FREQ_HYST range to be considered<br>stable:<br>00 : 40 µs<br>01 : 80 µs<br>10 : 320 µs<br>11 : 1.28 ms                                    |
|      |                |               | 3:0    | FREQ_LO_THR     | R/W  | 0x5     | Frequency low threshold:<br>Sets the low threshold for the clock frequency<br>detect circuit in MHz. If the input clock is below<br>this threshold, the NO_FPD3_CLK status is set<br>to 1.                                                                                                                                                                                     |
| RX   | 0x78           | MAILBOX_1     | 7:0    | MAILBOX_0       | R/W  | 0x0     | Mailbox register<br>This register is an unused read/write register<br>that can be used for any purpose such as<br>passing messages between I2C masters on<br>opposite ends of the link.                                                                                                                                                                                        |
| RX   | 0x79           | MAILBOX_2     | 7:0    | MAILBOX_1       | R/W  | 0x01    | Mailbox register<br>This register is an unused read/write register<br>that can be used for any purpose such as<br>passing messages between I2C masters on<br>opposite ends of the link.                                                                                                                                                                                        |
| RX   | 0x7A -<br>0x7F | RESERVED      | 7:0    | RESERVED        | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                       |

#### DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

www.ti.com

NSTRUMENTS

ÈXAS

| Page  | Addr<br>(hex) | Register Name | Bit(s) | Field                | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------|---------------|---------------|--------|----------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Share | 0xB0          | IND_ACC_CTL   | 7:6    | RESERVED             | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|       |               |               | 5:2    | IA_SEL               | R/W  | 0x0     | Indirect Access register select:<br>Selects target for register access<br>0000 : Reserved<br>0001 : FPD3 RX Port 0 registers<br>0010 : FPD3 RX Port 1 registers<br>0011 : Reserved<br>0100 : Reserved<br>0101 : FPD3 RX Shared registers<br>0110 : Simultaneous write to FPD3 RX Port 0-<br>1 registers<br>0111 : Reserved                                                                                                                                              |  |  |
|       |               |               | 1      | IA_AUTO_INC          | R/W  | 0x0     | Indirect access auto increment:<br>Enables auto-increment mode. Upon<br>completion of a read or write, the register<br>address automatically increments by 1                                                                                                                                                                                                                                                                                                            |  |  |
|       |               |               | 0      | IA_READ              | R/W  | 0x0     | Indirect access read:<br>Setting this allows generation of a read strobe<br>to the selected register block upon setting of<br>the IND_ACC_ADDR register. In auto-<br>increment mode, read strobes is also asserted<br>following a read of the IND_ACC_DATA<br>register. This function is only required for<br>blocks that need to pre-fetch register data.                                                                                                              |  |  |
| Share | 0xB1          | IND_ACC_ADDR  | 7:0    | IA_ADDR              | R/W  | 0x0     | Indirect access register offset:<br>This register contains the 8-bit register offset<br>for the indirect access.                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Share | 0xB2          | IND_ACC_DATA  | 7:0    | IA_DATA              | R/W  | 0x0     | Indirect access data:<br>Writing this register causes an indirect write of<br>the IND_ACC_DATA value to the selected<br>analog block register. Reading this register<br>returns the value of the selected block register                                                                                                                                                                                                                                                |  |  |
| Share | 0xB3          | BIST Control  | 7:6    | BIST_OUT_MODE        | R/W  | 0x0     | BIST output mode<br>00 : No toggling<br>01 : Alternating 1/0 toggling<br>1x : Toggle based on BIST data                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|       |               |               | 5:4    | RESERVED             | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|       |               |               | 3      | BIST PIN CONFIG      | R/W  | 0x1     | BIST Configured through pin<br>1: BIST configured through pin<br>0: BISTconfigured through bits 2:0 in this<br>register                                                                                                                                                                                                                                                                                                                                                 |  |  |
|       |               |               | 2:1    | BIST CLOCK<br>SOURCE | R/W  | 0x0     | BIST Clock Source<br>This register field selects the BIST clock<br>source at the Serializer. These register bits are<br>automatically written to the CLOCK SOURCE<br>bits (register offset 0x14) in the serializer after<br>BIST is enabled. See the appropriate serializer<br>register descriptions for details.<br>Note: When connected to a DS90UB913A or<br>DS90UB933, a setting of 0x3 may result in a<br>clock frequency that is too slow for proper<br>recovery. |  |  |
|       |               |               | 0      | BIST_EN              | R/W  | 0x0     | BIST Control<br>1: Enabled<br>0: Disabled                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Share | 0xB8          | MODE_IDX_STS  | 7      | IDX_DONE             | R    | 0x1     | IDX Done:<br>If set, indicates the IDX decode has completed<br>and latched into the IDX status bits.                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|       |               |               | 6:4    | IDX                  | R    | 0x0     | IDX Decode<br>3-bit decode from IDX pin                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |



| Page  | Addr  | Register Name | Bit(s) | Field               | Туре         | Default | Description                                                                                                                                                                                                                                                                                                                                                    |
|-------|-------|---------------|--------|---------------------|--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | (hex) |               | 3      | MODE_DONE           | R            | 0x1     | MODE Done:<br>If set, indicates the MODE decode has<br>completed and latched into the MODE status<br>bits.                                                                                                                                                                                                                                                     |
|       |       |               | 2:0    | MODE                | R            | 0x0     | MODE Decode<br>3-bit decode from MODE pin                                                                                                                                                                                                                                                                                                                      |
| Share | 0xBE  | GPIO_PD_CTL   | 7:3    | RESERVED            | R/W          | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                       |
|       |       |               | 2      | GPIO2_PD_DIS        | R/W          | 0x0     | GPIO2 pulldown resistor disable:<br>The GPIO pins by default include a pulldown<br>resistor that is automatically enabled when the<br>GPIO is not in an output mode. When this bit is<br>set, the pulldown resistor is also disabled when<br>the GPIO pin is in an input only mode.<br>1 : Disable GPIO pulldown resistor<br>0 : Enable GPIO pulldown resistor |
|       |       |               | 1      | GPIO1_PD_DIS        | R/W          | 0x0     | GPIO1 pulldown resistor disable:<br>The GPIO pins by default include a pulldown<br>resistor that is automatically enabled when the<br>GPIO is not in an output mode. When this bit is<br>set, the pulldown resistor is also disabled when<br>the GPIO pin is in an input only mode.<br>1 : Disable GPIO pulldown resistor<br>0 : Enable GPIO pulldown resistor |
|       |       |               | 0      | GPIO0_PD_DIS        | R/W          | 0x0     | GPIO0 pulldown resistor disable:<br>The GPIO pins by default include a pulldown<br>resistor that is automatically enabled when the<br>GPIO is not in an output mode. When this bit is<br>set, the pulldown resistor is also disabled when<br>the GPIO pin is in an input only mode.<br>1 : Disable GPIO pulldown resistor<br>0 : Enable GPIO pulldown resistor |
| RX    | 0xD0  | PORT DEBUG    | 7:6    | RESERVED            | R/W          | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                       |
|       |       |               | 5      | SER BIST ACT        | R            | 0x0     | Serializer BIST Active<br>This register indicates whether the serializer is<br>in BIST mode.<br>0: BIST mode not active<br>1: BIST mode active<br>If the deserializer is not in BIST mode, this bit<br>being 1 could indicate an error condition.                                                                                                              |
|       |       |               | 4:2    | RESERVED            | R/W          | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                       |
|       |       |               | 1      | FORCE BC ERRORS     | R/W          | 0x0     | This bit introduces continuous errors into the back channel frame.                                                                                                                                                                                                                                                                                             |
|       |       |               | 0      | FORCE 1 BC<br>ERROR | (R/W)/S<br>C | 0x0     | This bit introduces typically one, worst case two, errors into the back channel frame. Self clearing bit.                                                                                                                                                                                                                                                      |
| RX    | 0xD8  | PORT_ICR_HI   | 7:3    | Reserved            | R            | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                       |
|       |       |               | 2      | IE_FPD3_ENC_ERR     | R/W          | 0x0     | Interrupt on FPD-Link III receiver encoding<br>error<br>When enabled, an interrupt is generated on<br>detection of an encoding error on the FPD-Link<br>III interface for the receive port as reported in<br>the FPD3_ENC_ERROR bit in the<br>RX_PORT_STS2 register                                                                                            |
|       |       |               | 1      | IE_BCC_SEQ_ERR      | R/W          | 0x0     | Interrupt on BCC SEQ sequence error<br>When enabled, an interrupt is generated if a<br>sequence error is detected for the bidirectional<br>control channel forward channel receiver as<br>reported in the BCC_SEQ_ERROR bit in the<br>RX_PORT_STS1 register.                                                                                                   |

DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

www.ti.com

| Page | Addr<br>(hex) | Register Name | Bit(s) | Field           | Туре | Default | Description                                                                                                                                                                                                                                                                                                                           |
|------|---------------|---------------|--------|-----------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               |               | 0      | IE_BCC_CRC_ERR  | R/W  | 0x0     | Interrupt on BCC CRC error detect<br>When enabled, an interrupt is generated if a<br>CRC error is detected on a bidirectional control<br>channel frame received over the FPD-Link III<br>forward channel as reported in the<br>BCC_CRC_ERROR bit in the<br>RX_PORT_STS1 register.                                                     |
| RX   | 0xD9          | PORT_ICR_LO   | 7:3    | RESERVED        | R/W  | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                              |
|      |               |               | 2      | IE_FPD3_PAR_ERR | R/W  | 0x0     | Interrupt on FPD-Link III receiver parity error<br>When enabled, an interrupt is generated on<br>detection of parity errors on the FPD-Link III<br>interface for the receive port. Parity error status<br>is reported in the PARITY_ERROR bit in the<br>RX_PORT_STS1 register.                                                        |
|      |               |               | 1      | IE_PORT_PASS    | R/W  | 0x0     | Interrupt on change in port PASS status<br>When enabled, an interrupt is generated on a<br>change in receiver port valid status as reported<br>in the PORT_PASS bit in the PORT_STS1<br>register.                                                                                                                                     |
|      |               |               | 0      | IE_LOCK_STS     | R/W  | 0x0     | Interrupt on change in lock status<br>When enabled, an interrupt is generated on a<br>change in lock status. Status is reported in the<br>LOCK_STS_CHG bit in the RX_PORT_STS1<br>register.                                                                                                                                           |
| RX   | 0xDA          | PORT_ISR_HI   | 7:3    | Reserved        | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                              |
|      |               |               | 2      | IS_FPD3_ENC_ERR | R    | 0x0     | FPD-Link III receiver encode error interrupt<br>status<br>An encoding error on the FPD-Link III interface<br>for the receive port has been detected. Status<br>is reported in the FPD3_ENC_ERROR bit in<br>the RX_PORT_STS2 register.<br>This interrupt condition is cleared by reading<br>the RX_PORT_STS2 register.                 |
|      |               |               | 1      | IS_BCC_SEQ_ERR  | R    | 0x0     | BCC CRC sequence error interrupt status<br>A sequence error has been detected for the<br>bidirectional control channel forward channel<br>receiver. Status is reported in the<br>BCC_SEQ_ERROR bit in the<br>RX_PORT_STS1 register.<br>This interrupt condition is cleared by reading<br>the RX_PORT_STS1 register.                   |
|      |               |               | 0      | IS_BCC_CRC_ERR  | R    | 0x0     | BCC CRC error detect interrupt status<br>A CRC error has been detected on a<br>bidirectional control channel frame received<br>over the FPD-Link III forward channel. Status<br>is reported in the BCC_CRC_ERROR bit in the<br>RX_PORT_STS1 register.<br>This interrupt condition is cleared by reading<br>the RX_PORT_STS1 register. |
| RX   | 0xDB          | PORT_ISR_LO   | 7:3    | Reserved        | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                              |
|      |               |               | 2      | IS_FPD3_PAR_ERR | R    | 0x0     | FPD-Link III receiver parity error interrupt<br>status<br>A parity error on the FPD-Link III interface for<br>the receive port has been detected. Parity error<br>status is reported in the PARITY_ERROR bit in<br>the RX_PORT_STS1 register.<br>This interrupt condition is cleared by reading<br>the RX_PORT_STS1 register.         |



| Page  | Addr<br>(hex) | Register Name | Bit(s) | Field        | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------|---------------|---------------|--------|--------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|       |               |               | 1      | IS_PORT_PASS | R    | 0x0     | Port valid interrupt status<br>A change in receiver port valid status as<br>reported in the PORT_PASS bit in the<br>PORT_STS1 register. This interrupt condition<br>is cleared by reading the RX_PORT_STS1<br>register.                                                                                                                                         |  |  |  |
|       |               |               | 0      | IS_LOCK_STS  | R    | 0x0     | Lock interrupt status<br>A change in lock status has been detected.<br>Status is reported in the LOCK_STS_CHG bit<br>in the RX_PORT_STS1 register.<br>This interrupt condition is cleared by reading<br>the RX_PORT_STS1 register.                                                                                                                              |  |  |  |
| Share | 0xF0          | FPD3_RX_ID0   | 7:0    | FPD3_RX_ID0  | R    | 0x5F    | FPD3_RX_ID0: First byte ID code: '_'                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Share | 0xF1          | FPD3_RX_ID1   | 7:0    | FPD3_RX_ID1  | R    | 0x55    | FPD3_RX_ID1: 2nd byte of ID code: 'U'                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Share | 0xF2          | FPD3_RX_ID2   | 7:0    | FPD3_RX_ID2  | R    | 0x42    | FPD3_RX_ID2: 3rd byte of ID code: 'B'                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Share | 0xF3          | FPD3_RX_ID3   | 7:0    | FPD3_RX_ID3  | R    | 0x39    | FPD3_RX_ID3: 4th byte of ID code: '9'                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Share | 0xF4          | FPD3_RX_ID4   | 7:0    | FPD3_RX_ID4  | R    | 0x33    | FPD3_RX_ID4: 5th byte of ID code: '3'                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Share | 0xF5          | FPD3_RX_ID5   | 7:0    | FPD3_RX_ID5  | R    | 0x34    | FPD3_RX_ID5: 6th byte of ID code: '4'                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Share | 0xF8          | I2C_RX0_ID    | 7:1    | RX_PORT0_ID  | R/W  | 0x00    | 7-bit Receive Port 0 I2C ID<br>Configures the decoder for detecting<br>transactions designated for Receiver port 0<br>registers. This provides a simpler method of<br>accessing device registers specifically for port<br>0 without having to use the paging function to<br>select the register page. A value of 0 in this<br>field disables the Port0 decoder. |  |  |  |
|       |               |               | 0      | RESERVED     | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Share | 0xF9          | I2C_RX1_ID    | 7:1    | RX_PORT1_ID  | R/W  | 0x00    | 7-bit Receive Port 1 I2C ID<br>Configures the decoder for detecting<br>transactions designated for Receiver port 1<br>registers. This provides a simpler method of<br>accessing device registers specifically for port<br>1 without having to use the paging function to<br>select the register page. A value of 0 in this<br>field disables the Port1 decoder. |  |  |  |
|       |               |               | 0      | RESERVED     | R    | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                                        |  |  |  |

## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The DS90UB933/934 chipset supports video transport and bidirectional control over a single coaxial or STP cable targeted at ADAS applications, such as front, rear, and surround-view cameras, camera monitoring systems, and sensor fusion.

#### 8.2 Power Over Coax

The DS90UB34-Q1 is designed to support the Power-over-Coax (PoC) method of powering remote sensor systems. With this method, the power is delivered over the same medium (a coaxial cable) used for high-speed digital video data and bidirectional control and diagnostics data transmission. The method utilizes passive networks or filters that isolate the transmission line from the loading of the DC-DC regulator circuits and their connecting power traces on both sides of the link as shown in Figure 22.

Sensor Module

8



Figure 22. Power Over Coax (PoC) System Diagram

The PoC networks' impedance of  $\geq 2 \ k\Omega$  over a specific frequency band is typically sufficient to isolate the transmission line from the loading of the regulator circuits. The lower limit of the frequency band is defined as 1/2 of the frequency of the bidirectional control channel, f<sub>BCC</sub>. The upper limit of the frequency band is the frequency of the forward high-speed channel, f<sub>FC</sub>.

Figure 23 shows a PoC network recommended for a FPD-Link III consisting of DS90UB913A-Q1/DS90UB933-Q1 and DS90UB934-Q1 pair with the bidirectional channel operating at 5 Mbps ( $\frac{1}{2}$  f<sub>BCC</sub> = 2.5 MHz) and the forward channel operating at 1.87 Gbps ( $f_{FC} = 1GHz$ ).

Product Folder Links: DS90UB934-Q1





#### DS90UB934-Q1 SNLS507B – SEPTEMBER 2016 – REVISED OCTOBER 2018

# Power Over Coax (continued)





Table 10 lists essential components for this particular PoC network.

| COUNT | REF DES                                                                                                                 | DESCRIPTION                                                                                                                | PART NUMBER    | MFR            |
|-------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------|----------------|
| 1     | L1                                                                                                                      | Inductor, 100 $\mu$ H, 0.310 $\Omega$ maximum, 710 mA minimum (Isat, Itemp) 7.2-MHz SRF typical, 6.6 mm × 6.6 mm, AEC-Q200 | MSS7341-104ML  | Coilcraft      |
| 1     | L2<br>Inductor, 4.7 μH, 0.350 Ω maximum, 700 mA minimum (Isat, Itemp)<br>160-MHz SRF typical, 3.8 mm x 3.8 mm, AEC-Q200 |                                                                                                                            | 1008PS-472KL   | Coilcraft      |
| 1     | LZ                                                                                                                      | Inductor, 4.7 $\mu$ H, 0.130 $\Omega$ maximum, 830 mA minimum (Isat, Itemp), 70-MHz SRF typical, 3.2 mm × 2.5 mm, AEC-Q200 | CBC3225T4R7MRV | Taiyo<br>Yuden |
| 1     | FB1                                                                                                                     | Ferrite Bead, 1500 k $\Omega$ at 1 GHz, 0.5 $\Omega$ maximum at DC 500-mA at 85°C, SM0603, General-Purpose                 | BLM18HE152SN1  | Murata         |
|       | Г                                                                                                                       | Ferrite Bead, 1500 k $\Omega$ at 1 GHz, 0.5 $\Omega$ maximum at DC 500-mA at 85°C, SM0603, AEC-Q200                        | BLM18HE152SZ1  | Murata         |



Application report Sending Power over Coax in DS90UB913A Designs (SNLA224) discusses defining PoC networks in more detail.

In addition to the PoC network components selection, their placement and layout play a critical role as well.

- Place the smallest component, typically a ferrite bead or a chip inductor, as close to the connector as possible. Route the high-speed trace through one of its pads to avoid stubs.
- Use the smallest component pads as allowed by manufacturer's design rules. Add anti-pads in the inner planes below the component pads to minimize impedance drop.
- Consult with connector manufacturer for optimized connector footprint. If the connector is mounted on the same side as the IC, minimize the impact of the thru-hole connector stubs by routing the high-speed signal traces on the opposite side of the connector mounting side.
- Use coupled 100-Ω differential signal traces from the device pins to the AC-coupling caps. Use 50-Ω singleended traces from the AC-coupling capacitors to the connector.
- Terminate the inverting signal traces close to the connectors with standard 49.9- $\Omega$  resistors.

The suggested characteristics for single-ended PCB traces (microstrips or striplines) for serializer or deserializer boards are detailed in Table 11. The effects of the PoC networks need to be accounted for when testing the traces for compliance to the suggested limits.

#### Table 11. Suggested Characteristics for Single-Ended PCB Traces With Attached PoC Networks

|                    | PARA                                     | METER                                                                  | MIN   | TYP        | MAX | UNIT |  |
|--------------------|------------------------------------------|------------------------------------------------------------------------|-------|------------|-----|------|--|
| L <sub>trace</sub> | Single-ended PCB trace length from the   | Single-ended PCB trace length from the device pin to the connector pin |       |            |     |      |  |
| Z <sub>trace</sub> | Single-ended PCB trace characteristic in | ngle-ended PCB trace characteristic impedance                          |       |            |     |      |  |
| Z <sub>con</sub>   | Connector (mounted) characteristic imp   | 40                                                                     | 50    | 60         | Ω   |      |  |
| RL                 | Deturn Loop C11                          | ½ f <sub>BCC</sub> < f < 0.1 GHz                                       |       | -20        |     | dB   |  |
| RL                 | Return Loss, S11                         | 0.1 GHz < f < 1 GHz (f in GHz)                                         | -12   | 2+8*log(f) |     | dB   |  |
|                    | Incontion Loop C10                       | f <0.5 GHz                                                             | -0.35 |            |     | dB   |  |
| IL                 | Insertion Loss, S12                      | f=1 GHz                                                                | -0.6  |            |     | dB   |  |



The V<sub>POC</sub> noise needs to be kept to 10 mVp-p or lower on the source / deserializer side of the system. The V<sub>POC</sub> fluctuations on the serializer side, caused by the transient current draw of the sensor and the DC resistance of cables and PoC components, need to be kept at minimum as well. Increasing the V<sub>POC</sub> voltage and adding extra decoupling capacitance (> 10  $\mu$ F) help reduce the amplitude and slew rate of the V<sub>POC</sub> fluctuations.

## 8.3 Typical Application



Copyright © 2017, Texas Instruments Incorporated

Figure 24. Typical Connection Diagram Coaxial



## Typical Application (continued)







### **Typical Application (continued)**

### 8.3.1 Design Requirements

For the typical FPD-Link III serializer and deserializer applications, use the input parameters in Table 12.

| 5                                            |                     |  |  |  |  |  |  |  |
|----------------------------------------------|---------------------|--|--|--|--|--|--|--|
| DESIGN PARAMETER                             | EXAMPLE VALUE       |  |  |  |  |  |  |  |
| V <sub>(VI2C)</sub>                          | 1.8 V or 3.3 V      |  |  |  |  |  |  |  |
| V <sub>(VDD18)</sub>                         | 1.8 V               |  |  |  |  |  |  |  |
| AC-coupling capacitor for STP: RIN[1:0]±     | 100 nF (50 WV 0402) |  |  |  |  |  |  |  |
| AC-coupling capacitor for coaxial: RIN[1:0]+ | 100 nF (50 WV 0402) |  |  |  |  |  |  |  |
| AC-coupling capacitor for coaxial: RIN[1:0]- | 47 nF (50 WV 0402)  |  |  |  |  |  |  |  |

#### Table 12. Design Parameters

#### 8.3.2 Detailed Design Procedure

The serializer and deserializer support only AC-coupled interconnects through an integrated DC-balanced decoding scheme. External AC-coupling capacitors must be placed in series in the FPD-Link III signal path as shown in Figure 26. For applications utilizing single-ended  $50-\Omega$  coaxial cable, terminate the unused data pins (RIN0–, RIN1–, RIN2–, RIN3–) with AC coupling capacitor and a  $50-\Omega$  resistor.



Figure 26. AC-Coupled Connection (STP)



Figure 27. AC-Coupled Connection (Coaxial)

For high-speed FPD–Link III transmissions, use the smallest available package for the AC-coupling capacitor. This helps minimize degradation of signal quality due to package parasitics.

#### 8.3.3 Application Curves





SNLS507B-SEPTEMBER 2016-REVISED OCTOBER 2018

www.ti.com

## 8.4 System Examples

The DS90UB934-Q1 has two input ports that operate as a multiplexer controlled by the SEL pin. A single camera can be connected to either Rx input port 0 or Rx input port 1 (Figure 30).

Two cameras can be connected simultaneously, but only one is active at a time (Figure 31). The SEL pin can be toggled on-the-fly to select which camera is forwarded to the DVP output.



Figure 30. DS90UB933-Q1 Camera Data to 1 Rx Port



Figure 31. Two DS90UB933-Q1 Camera Data to 2 Rx Ports



## 9 Power Supply Recommendations

This device provides separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter may be used to provide clean power to sensitive circuits such as PLLs.

### 9.1 VDD Power Supply

Each VDD power supply pin must have a 10-nF capacitor to ground connected as close as possible to the DS90UB934-Q1 device. TI recommends having additional decoupling capacitors (0.1  $\mu$ F, 1  $\mu$ F, and 10  $\mu$ F) on it. It is also recommended to have the pins connected to a solid power plane.

### 9.2 Power-Up Sequencing

All inputs must not be driven until both power supplies have reached steady state. The power-up sequence for the DS90UB934-Q1 is as follows:

|    | PARAMETER                                   | MIN | TYP | MAX | UNIT | NOTES                                                                 |
|----|---------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------|
| Т0 | $V_{(VDDIO)}$ to $V_{(VDD18)}$              | 0   |     |     | ms   | $V_{(VDDIO)}$ must come before (or at the same time as) $V_{(VDD18)}$ |
| T1 | V <sub>(VDDIO)</sub> rise time              | 1   |     |     | ms   | rise time = 10/90%                                                    |
| T2 | V <sub>(VDD18)</sub> rise time              | 1   |     |     | ms   | rise time = 10/90%                                                    |
| Т3 | $V_{(VDDIO)}$ / $V_{(VDD18)}$ stable to PDB | 0   |     |     | ms   | PDB = H must come after<br>supplies are stable                        |
| T4 | PDB pulse width                             | 2   |     |     | ms   | Hard reset                                                            |

 Table 13. Timing Diagram for the Power-Up Sequence



Figure 32. Power-Up Sequencing

### 9.3 PDB Pin

The PDB pin is internal pull down enabled with 50k Ohm resistor. It is active HIGH and must remain LOW until the power supplies are within the recommended operating conditions. An external RC network on the PDB pin may be connected to ensure PDB arrives after all the supply pins have settled to the recommended operating voltage. When PDB pin is pulled up to VDD18, a 10-k $\Omega$  pullup and a >10- $\mu$ F capacitor to GND are required to delay the PDB input signal rise.

### 9.4 Ground

TI recommends that common ground plane be used in the design. This provides the best image plane for signal traces running above the plane. Connect the thermal pad of the DS90UB934-Q1 to this plane with vias.

Copyright © 2016–2018, Texas Instruments Incorporated



## 10 Layout

### 10.1 Layout Guidelines

Circuit board layout and stack-up for the FPD-Link III devices must be designed to provide low-noise power feed to the device. Good layout practice also separates high-frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback, and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power/ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies and makes the value and placement of external bypass capacitors less critical. External bypassing should be low-ESR ceramic capacitors with high-quality dielectric. Voltage rating of the tantalum capacitors must be at least 5x the power supply voltage being used

TI recommends surface mount capacitors due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 47- $\mu$ F to 100- $\mu$ F range and smooths low frequency switching noise. TI recommends connecting power and ground pins directly to the power and connecting ground planes with bypass capacitors to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor increases the inductance of the path.

A small body size X7R chip capacitor, such as 0603 or 0402, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20 to 30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin function tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter may be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four-layer board with a power and ground plane. Locate LVCMOS signals away from the differential lines to prevent coupling from the LVCMOS lines to the differential lines. Differential impedance of 100  $\Omega$  are typically recommended for STP interconnect and single-ended impedance of 50  $\Omega$  for coax interconnect. The closely coupled lines help to ensure that coupled noise appears as common-mode and thus is rejected by the receivers. The tightly coupled lines also radiate less.

#### 10.1.1 DVP Interface Guidelines

- 1. Route  $R_{OUT}$ [11:0] with controlled 50- $\Omega$  single-ended impedance (±15%).
- 2. Keep away from other high speed signals.
- 3. Keep lengths to within 5 mils of each other.
- 4. Length matching must be near the location of mismatch.
- 5. Separate each signal by at least by 3 times the signal trace width.
- 6. Keep the use of bends in traces to a minimum. When bends are used, the number of left and right bends must be as equal as possible, and the angle of the bends must be ≥ 135 degrees. This arrangement minimizes any length mismatch caused by the bends, and therefore minimizes the impact that bends have on EMI.
- 7. Route all signals on the same layer
- 8. The number of vias should be kept to a minimum. TI recommends keeping the via count to 2 or fewer.
- 9. Keep traces on layers adjacent to ground plane.
- 10. Do NOT route signals over any GND plane split.
- 11. Adding test points causes impedance discontinuity and therefore negatively impacts signal performance. If test points are used, place them in series and symmetrically. They must not be placed in a manner that causes a stub.



#### 10.2 Layout Example

Stencil parameters such as aperture area ratio and the fabrication process have a significant impact on paste deposition. Inspection of the stencil prior to placement of the VQFN package is highly recommended to improve board assembly yields. If the via and aperture openings are not carefully monitored, the solder may flow unevenly through the DAP.

Figure 33 shows a PCB layout example derived from the layout design of the DS90UB934-Q1EVM Evaluation Board. The graphic and layout description are used to determine proper routing when designing the board. The FPD-Link III traces leading to RIN0+, RIN0-, RIN1+, RIN1- carry critical high-speed signals, and have highest priority in routing.

For STP applications, the positive and negative traces are tightly coupled with differential  $100-\Omega$  characteristic impedance.

For coaxial applications, the FPD-Link III traces must have  $50-\Omega$  characteristic impedance. As a secondary priority, loosely couple the traces with differential  $100-\Omega$  characteristic impedance.



Figure 33. DS90UB934-Q1 Example PCB Layout

- 1. Place vias, AC-coupling capacitors, and common-mode chokes (if used) on the FPD-Link III traces closely together so that the impedance discontinuity appears as tightly grouped as possible.
- 2. If PoC is used, place a ferrite bead placed as close as possible to the FPD-Link III trace to minimize the stub seen due to the filter network.
- 3. The high-speed FPD-Link III traces are routed differentially up to the connector. For the layout of a coaxial interconnects, use coupled traces with the RINx- termination near to the connector.

INSTRUMENTS

FXAS

www.ti.com

## **11** Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- DS90UB934-Q1EVM User's Guide
- FPD-Link Learning Center
- Backwards Compatibility Modes for Operation with Parallel Output Deserializers
- I2C over DS90UB913/4 FPD-Link III with Bidirectional Control Channel
- Sending Power Over Coax in DS90UB913A Designs
- I2C Bus Pullup Resistor Calculation
- Soldering Specifications Application Report
- Semiconductor and IC Package Thermal Metrics Application Report
- Leadless Leadframe Package (LLP) Application Report
- LVDS Owner's Manual
- An EMC/EMI System-Design and Testing Methodology for FPD-Link III SerDes
- Ten Tips for Successfully Designing with Automotive EMC/EMI Requirements

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| DS90UB934TRGZRQ1 | ACTIVE        | VQFN         | RGZ                | 48   | 2500           | RoHS & Green    | Call TI   NIPDAU                     | Level-3-260C-168 HR  | -40 to 105   | UB934Q                  | Samples |
| DS90UB934TRGZTQ1 | ACTIVE        | VQFN         | RGZ                | 48   | 250            | RoHS & Green    | Call TI   NIPDAU                     | Level-3-260C-168 HR  | -40 to 105   | UB934Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

11-Nov-2021

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| DS90UB934TRGZRQ1            | VQFN            | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |
| DS90UB934TRGZTQ1            | VQFN            | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.1        | 12.0       | 16.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

28-Dec-2017



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90UB934TRGZRQ1 | VQFN         | RGZ             | 48   | 2500 | 367.0       | 367.0      | 38.0        |
| DS90UB934TRGZTQ1 | VQFN         | RGZ             | 48   | 250  | 210.0       | 185.0      | 35.0        |

# **RGZ 48**

7 x 7, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUADFLAT PACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGZ0048B**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated