





**ISO6731** SLASEY9A - DECEMBER 2019 - REVISED MARCH 2021

# ISO6731 General-Purpose Triple-Channel Digital Isolator with Robust EMC

#### 1 Features

- 50 Mbps data rate
- Robust isolation barrier:
  - High lifetime at 1060 V<sub>RMS</sub> working voltage
  - Up to 5000 V<sub>RMS</sub> isolation rating
  - Up to 10 kV surge capability
  - ±75 kV/µs typical CMTI
- Wide supply range: 1.71 V to 1.89 V and 2.25 V to 5.5 V
- 1.71 V to 5.5 V level translation
- Default output high (ISO6731) and low (ISO6731F)
- Wide temperature range: -40°C to 125°C
- 1.6 mA per channel typical at 1 Mbps
- Low propagation delay: 11 ns typical
- Robust electromagnetic compatibility (EMC)
  - System-level ESD, EFT, and surge immunity
  - ±8 kV IEC 61000-4-2 contact discharge protection across isolation barrier
  - Low emissions
- Wide-SOIC (DW-16) Package
- Safety-Related Certifications (pending):
  - DIN VDE V 0884-11:2017-01
  - UL 1577 component recognition program (completed)
  - IEC 62368-1, IEC 61010-1, IEC 60601-1 (completed) and GB 4943.1-2011 certifications

#### 2 Applications

- Power supplies
- Grid, Electricity meter
- Motor drives
- **Factory automation**
- **Building automation**
- Lighting
- **Appliances**

# 3 Description

The ISO6731 device is a high-performance, triplechannel digital isolators ideal for cost-sensitive applications requiring up to 5000 V<sub>RMS</sub> isolation ratings per UL 1577. This device is also certified by VDE, TUV, CSA, and CQC.

The ISO6731 devics provides high electromagnetic immunity and low emissions at low power consumption, while isolating CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by TI's double capacitive silicon dioxide (SiO<sub>2</sub>) insulation barrier. This device comes with enable pins which can be used to put the respective outputs in high impedance for multi-master driving applications. The ISO6731 device has two forward and one reverse-direction channels. In the event of input power or signal loss, the default output is high for the device without suffix F and low for the device with suffix F. See Device Functional Modes section for further details.

Used in conjunction with isolated power supplies, this device helps prevent noise currents on data buses, such as UART, SPI, RS-485, RS-232, and CAN from damaging sensitive circuitry. Through innovative chip design and layout techniques, the electromagnetic compatibility of the ISO6731 device has been significantly enhanced to ease system-level ESD, EFT, surge, and emissions compliance. The ISO6731 device is available in a 16-pin SOIC widebody (DW) package and is a pin-to-pin upgrade to the older generations.

#### **Device Information**

| PART NUMBER (1)   | PACKAGE   | BODY SIZE (NOM)       |  |
|-------------------|-----------|-----------------------|--|
| ISO6731, ISO6731F | SOIC (DW) | 10.30 mm × 7.50<br>mm |  |

For all available packages, see the orderable addendum at the end of the data sheet.



 $V_{CCI}$ =Input supply,  $V_{CCO}$ =Output supply GNDI=Input ground, GNDO=Output ground

#### Simplified Schematic



# **Table of Contents**

| 1 Features1                                         | 6.21 Insulation Characteristics Curves               | 17  |
|-----------------------------------------------------|------------------------------------------------------|-----|
| 2 Applications1                                     | 6.22 Typical Characteristics                         | 18  |
| 3 Description1                                      | 7 Parameter Measurement Information                  | 19  |
| 4 Revision History2                                 | 8 Detailed Description                               | 2   |
| 5 Pin Configuration and Functions3                  | 8.1 Overview                                         | 2   |
| 6 Specifications4                                   | 8.2 Functional Block Diagram                         | 2   |
| 6.1 Absolute Maximum Ratings4                       | 8.3 Feature Description                              | .22 |
| 6.2 ESD Ratings 4                                   | 8.4 Device Functional Modes                          |     |
| 6.3 Recommended Operating Conditions5               | 9 Application and Implementation                     | 24  |
| 6.4 Thermal Information6                            | 9.1 Application Information                          | 24  |
| 6.5 Power Ratings6                                  | 9.2 Typical Application                              | 24  |
| 6.6 Insulation Specifications7                      | 10 Power Supply Recommendations                      | .2  |
| 6.7 Safety-Related Certifications8                  | 11 Layout                                            |     |
| 6.8 Safety Limiting Values8                         | 11.1 Layout Guidelines                               | 28  |
| 6.9 Electrical Characteristics—5-V Supply9          | 11.2 Layout Example                                  |     |
| 6.10 Supply Current Characteristics—5-V Supply9     | 12 Device and Documentation Support                  | .30 |
| 6.11 Electrical Characteristics—3.3-V Supply10      | 12.1 Documentation Support                           | 30  |
| 6.12 Supply Current Characteristics—3.3-V Supply 10 | 12.2 Receiving Notification of Documentation Updates |     |
| 6.13 Electrical Characteristics—2.5-V Supply11      | 12.3 Support Resources                               |     |
| 6.14 Supply Current Characteristics—2.5-V Supply 11 | 12.5 Electrostatic Discharge Caution                 | .30 |
| 6.15 Electrical Characteristics—1.8-V Supply12      | 12.6 Glossary                                        | .30 |
| 6.16 Supply Current Characteristics—1.8-V Supply 12 | 13 Mechanical, Packaging, and Orderable              |     |
| 6.17 Switching Characteristics—5-V Supply13         | Information                                          |     |
| 6.18 Switching Characteristics—3.3-V Supply14       | 13.1 Package Option Addendum                         |     |
| 6.19 Switching Characteristics—2.5-V Supply15       | 13.2 Tape and Reel Information                       | 32  |
| 6.20 Switching Characteristics—1.8-V Supply16       |                                                      |     |
|                                                     |                                                      |     |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# 



# **5 Pin Configuration and Functions**



Figure 5-1. ISO6731 DW Package 16-Pin SOIC-WB Top View

**Table 5-1. Pin Functions** 

|                  | PIN     | I/O | DESCRIPTION                                                                                                              |
|------------------|---------|-----|--------------------------------------------------------------------------------------------------------------------------|
| NAME             | ISO6731 | 1/0 | DESCRIPTION                                                                                                              |
| EN1              | 7       | I   | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |
| EN2              | 10      | I   | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |
| GND1             | 2, 8    | _   | Ground connection for V <sub>CC1</sub>                                                                                   |
| GND2             | 9,15    | _   | Ground connection for V <sub>CC2</sub>                                                                                   |
| INA              | 3       | I   | Input, channel A                                                                                                         |
| INB              | 4       | I   | Input, channel B                                                                                                         |
| INC              | 12      | I   | Input, channel C                                                                                                         |
| NC               | 6,11    |     | Not connected                                                                                                            |
| OUTA             | 14      | 0   | Output, channel A                                                                                                        |
| OUTB             | 13      | 0   | Output, channel B                                                                                                        |
| OUTC             | 5       | 0   | Output, channel C                                                                                                        |
| V <sub>CC1</sub> | 1       | _   | Power supply, side 1                                                                                                     |
| V <sub>CC2</sub> | 16      | _   | Power supply, side 2                                                                                                     |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

See<sup>(1)</sup>

|                              |                                                | MIN  | MAX                                   | UNIT |
|------------------------------|------------------------------------------------|------|---------------------------------------|------|
| Supply voltage (2)           | V <sub>CC1</sub> , V <sub>CC2</sub>            | -0.5 | 6                                     | V    |
| Voltage at INx,<br>OUTx, ENx | V                                              | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V    |
| Output current               | lo                                             | -15  | 15                                    | mA   |
| Tomporatura                  | Operating junction temperature, T <sub>J</sub> |      | 150                                   | °C   |
| Temperature                  | Storage temperature, T <sub>stg</sub>          | -65  | 150                                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values
- (3) Maximum voltage must not exceed 6 V.

## 6.2 ESD Ratings

|                    |                                                                                 |                                                                                          | VALUE | UNIT |
|--------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±6000                                                                                    |       |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge                                      | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V    |
|                    |                                                                                 | Contact discharge per IEC 61000-4-2; Isolation barrier withstand test <sup>(3)</sup> (4) | ±8000 |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
- (3) IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device.
- (4) Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                      |                             |                                       | MIN                    | NOM  | MAX                    | UNIT                                                   |
|----------------------|-----------------------------|---------------------------------------|------------------------|------|------------------------|--------------------------------------------------------|
| V <sub>CC1</sub> (1) | Supply Voltage Side 1       | V <sub>CC</sub> = 1.8 V               | 1.71                   |      | 1.89                   | V                                                      |
| V <sub>CC1</sub> (1) | Supply Voltage Side 1       | V <sub>CC</sub> = 2.5 V to 5 V        | 2.25                   |      | 5.5                    | V                                                      |
| V <sub>CC2</sub> (1) | Supply Voltage Side 2       | V <sub>CC</sub> = 1.8 V               | 1.71                   |      | 1.89                   | V                                                      |
| V <sub>CC2</sub> (1) | Supply Voltage Side 2       | V <sub>CC</sub> = 2.5 V to 5 V        | 2.25                   |      | 5.5                    | V                                                      |
| Vcc<br>(UVLO+)       | UVLO threshold when supply  | voltage is rising                     |                        | 1.53 | 1.71                   | V                                                      |
| Vcc<br>(UVLO-)       | UVLO threshold when supply  | voltage is falling                    | 1.1                    | 1.41 |                        | V                                                      |
| Vhys<br>(UVLO)       | Supply voltage UVLO hystere | sis                                   | 0.08                   | 0.13 |                        | V                                                      |
| V <sub>IH</sub>      | High level Input voltage    |                                       | 0.7 x V <sub>CCI</sub> |      | V <sub>CCI</sub>       | V                                                      |
| V <sub>IL</sub>      | Low level Input voltage     |                                       | 0                      |      | 0.3 x V <sub>CCI</sub> | V                                                      |
|                      |                             | V <sub>CCO</sub> = 5 V <sup>(2)</sup> | -4                     |      |                        | V V V V V V V                                          |
| 1                    | Lligh level output ourrent  | V <sub>CCO</sub> = 3.3 V              | -2                     |      |                        | mA                                                     |
| l <sub>OH</sub>      | High level output current   | V <sub>CCO</sub> = 2.5 V              | -1                     |      |                        | mA                                                     |
|                      |                             | V <sub>CCO</sub> = 1.8 V              | -1                     |      |                        | V V V V V V V V MA |
|                      |                             | V <sub>CCO</sub> = 5 V                |                        |      | 4                      | V V V V V V V V MA |
|                      | Low lovel output ourrest    | V <sub>CCO</sub> = 3.3 V              |                        |      | 2                      | mA                                                     |
| l <sub>OL</sub>      | Low level output current    | V <sub>CCO</sub> = 2.5 V              |                        |      | 1                      | mA                                                     |
|                      |                             | V <sub>CCO</sub> = 1.8 V              |                        |      | 1                      | mA                                                     |
| DR                   | Data Rate                   | •                                     | 0                      |      | 50                     | Mbps                                                   |
| T <sub>A</sub>       | Ambient temperature         |                                       | -40                    | 25   | 125                    | °C                                                     |

<sup>(1)</sup>  $V_{\text{CC1}}$  and  $V_{\text{CC2}}$  can be set independent of one another

<sup>(2)</sup>  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ 



## **6.4 Thermal Information**

|                        |                                              | ISO673x   |      |
|------------------------|----------------------------------------------|-----------|------|
|                        | THERMAL METRIC(1)                            | DW (SOIC) | UNIT |
|                        |                                              | 16 PINS   |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 73        | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 36.1      | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 40.4      | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 17        | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 39.9      | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.5 Power Ratings**

|                 | PARAMETER                              | TEST CONDITIONS                                                                       | MIN | TYP | MAX   | UNIT |
|-----------------|----------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-------|------|
| ISO6731         |                                        |                                                                                       |     |     |       |      |
| P <sub>D</sub>  | Maximum power dissipation (both sides) | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5 V, T <sub>J</sub> = 150°C, C <sub>L</sub> = |     |     | 117.5 | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side-1)     | 15 pF, Input a 25-MHz 50% duty cycle                                                  |     |     | 47.7  | mW   |
| P <sub>D2</sub> | Maximum power dissipation (side-2)     | square wave                                                                           |     |     | 69.8  | mW   |

Product Folder Links: /SO6731



# 6.6 Insulation Specifications

|                      |                                                     |                                                                                                                                                                                              | VALUE             |                  |  |
|----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|--|
|                      | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                                              | DW-16             | UNIT             |  |
| CLR                  | External clearance <sup>(1)</sup>                   | Shortest terminal-to-terminal distance through air                                                                                                                                           | >8                | mm               |  |
| CPG                  | External creepage <sup>(1)</sup>                    | Shortest terminal-to-terminal distance across the package surface                                                                                                                            | >8                | mm               |  |
| DTI                  | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                                                                                                    | >17               | um               |  |
| CTI                  | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                        | >600              | V                |  |
|                      | Material group                                      | According to IEC 60664-1                                                                                                                                                                     | I                 |                  |  |
|                      | Overwelltene estenement   FC 00004.4                | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                   | I-IV              |                  |  |
|                      | Overvoltage category per IEC 60664-1                | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                  | I-III             | 1                |  |
| DIN VDE              | V 0884-11:2017-01 <sup>(2)</sup>                    |                                                                                                                                                                                              |                   |                  |  |
| $V_{IORM}$           | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                                         | 1500              | V <sub>PK</sub>  |  |
| V <sub>IOWM</sub>    | Maximum working isolation voltage                   | AC voltage; Time dependent dielectric breakdown (TDDB) Test; See Figure 9-8                                                                                                                  | 1060              | V <sub>RMS</sub> |  |
| V <sub>IOTM</sub> Ma |                                                     | DC voltage                                                                                                                                                                                   | 1500              | V <sub>DC</sub>  |  |
| $V_{IOTM}$           | Maximum transient isolation voltage                 | $V_{TEST} = V_{IOTM}$ ,<br>t = 60  s (qualification);<br>$V_{TEST} = 1.2 \text{ x } V_{IOTM}$ ,<br>t = 1  s  (100%  production)                                                              | 7071              | V <sub>PK</sub>  |  |
| V <sub>IOSM</sub>    | Maximum surge isolation voltage <sup>(3)</sup>      | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST}$ = 1.6 x $V_{IOSM}$ (qualification)                                                                                          | 6250              | V <sub>PK</sub>  |  |
|                      |                                                     | Method a, After Input-output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \text{ x } V_{IORM}$ , $t_m = 10 \text{ s}$                        | ≤5                |                  |  |
| $q_{pd}$             | Apparent charge <sup>(4)</sup>                      | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \text{ x } V_{IORM}$ , $t_m = 10 \text{ s}$                               | ≤5                | pC               |  |
|                      |                                                     | Method b; At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}, t_{ini} = 1 \text{ s};$ $V_{pd(m)} = 1.875 \times V_{IORM}, t_{m} = 1 \text{ s}$ | ≤5                |                  |  |
| C <sub>IO</sub>      | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 x sin (2πft), f = 1 MHz                                                                                                                                                | ~1                | pF               |  |
|                      |                                                     | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                               | >10 <sup>12</sup> |                  |  |
| $R_{IO}$             | Isolation resistance <sup>(5)</sup>                 | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                      | >10 <sup>11</sup> | Ω                |  |
|                      |                                                     | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                            | >10 <sup>9</sup>  |                  |  |
|                      | Pollution degree                                    |                                                                                                                                                                                              | 2                 |                  |  |
|                      | Climatic category                                   |                                                                                                                                                                                              | 40/125/21         |                  |  |
| UL 1577              |                                                     |                                                                                                                                                                                              |                   |                  |  |
| V <sub>ISO</sub>     | Maximum withstanding isolation voltage              | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production)                                                                              | 5000              | V <sub>RMS</sub> |  |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-terminal device.



#### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                 | CSA                                                                                                                                                                                                                                                                                                                                                                                        | UL                                                                 | CQC                                                                                                      | TUV                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Plan to certify according to DIN VDE V 0884-11:2017-01                                                                                                                              | Certified according to IEC 62368-1, IEC 61010-1 and IEC 60601                                                                                                                                                                                                                                                                                                                              | Certified according to<br>UL 1577 Component<br>Recognition Program | Plan to certify according to GB4943.1-2011                                                               | Plan to certify<br>according to EN<br>61010-1:2010/ A1:2019,<br>EN 60950-1:2006/A2:2013<br>and EN 62368-1:2014                                                                                                                                |
| Maximum transient isolation voltage, 7071 V <sub>PK</sub> ; Maximum repetitive peak isolation voltage, 1500 V <sub>PK</sub> ; Maximum surge isolation voltage, 6250 V <sub>PK</sub> | 5000 V <sub>RMS</sub> insulation<br>per CSA 62368-1:19,<br>IEC 62368-1:2018, CSA<br>61010-1-12+A1 and IEC<br>61010-1 3rd Ed., 1000<br>V <sub>RMS</sub> basic and 600<br>V <sub>RMS</sub> reinforced working<br>voltage (pollution degree<br>2, material group I);<br>5000 V <sub>RMS</sub> insulation per<br>CSA 60601-1-14 and<br>IEC 60601-1 Ed.3+A1, 2<br>MOPP for 250 V <sub>RMS</sub> | Single protection,<br>5000 V <sub>RMS</sub>                        | Reinforced insulation, Altitude ≤ 5000 m, Tropical Climate, 700 V <sub>RMS</sub> maximum working voltage | 5000 V <sub>RMS</sub> insulation per<br>EN 61010-1:2010 (3rd Ed)<br>up to working voltage of<br>600 V <sub>RMS</sub><br>5000 V <sub>RMS</sub> insulation<br>per EN 60950- 1:2006/<br>A2:2013 up to working<br>voltage of 800 V <sub>RMS</sub> |
| Certificate planned                                                                                                                                                                 | Master contract number: 220991                                                                                                                                                                                                                                                                                                                                                             | File number: E181974                                               | Certificate planned                                                                                      | Certificate planned                                                                                                                                                                                                                           |

## 6.8 Safety Limiting Values

Safety limiting(1) intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|                | PARAMETER                               | TEST CONDITIONS                                                                                                      | MIN | TYP | MAX    | UNIT |
|----------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|-----|--------|------|
| DW-16 P        | ACKAGE                                  |                                                                                                                      |     |     |        |      |
|                |                                         | R <sub>0JA</sub> =73°C/W, V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C<br>See Figure 6-1    |     |     | 311.4  | mA   |
|                | Sofaty input, output, or aupply ourrent | $R_{\theta JA}$ = 73°C/W, $V_I$ = 3.6 V, $T_J$ = 150°C, $T_A$ = 25°C See Figure 6-1                                  |     |     | 475.7  | mA   |
| Is             | Safety input, output, or supply current | $R_{\theta JA} = 73^{\circ}C/W$ , $V_{I} = 2.75$ V, $T_{J} = 150^{\circ}C$ , $T_{A} = 25^{\circ}C$<br>See Figure 6-1 |     |     | 622    | ША   |
|                |                                         | $R_{\theta JA} = 73^{\circ}C/W, V_{I} = 1.89 \text{ V}, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$<br>See Figure 6-1 |     |     | 905.1  | mA   |
| Ps             | Safety input, output, or total power    | R <sub>θJA</sub> = 73°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C<br>See Figure 6-2                           |     |     | 1712.4 | mW   |
| T <sub>S</sub> | Maximum safety temperature              |                                                                                                                      |     |     | 150    | °C   |

The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 6.9 Electrical Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                      | MIN                        | TYP MAX                               | UNIT  |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|----------------------------|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4 mA; See Figure 7-1                                              | V <sub>CCO</sub> - 0.4 (1) |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4 mA; See Figure 7-1                                               |                            | 0.4                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                      |                            | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                      | 0.3 x V <sub>CCI</sub>     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                      | 0.1 x V <sub>CCI</sub>     |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                             |                            | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                         | -10                        |                                       | μA    |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx                             |                            | 28                                    | uA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at ENx                                                         | -28                        |                                       | uA    |
| СМТІ                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V;<br>See Figure 7-1 | 50                         | 75                                    | kV/us |
| C <sub>i</sub>       | Input Capacitance (2)              | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 5 \text{ V}$    |                            | 2.8                                   | pF    |

- (1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$
- (2) Measured from input pin to same side ground.

## 6.10 Supply Current Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITION                                                                    | TEST CONDITIONS                                                                           |                  | MIN | TYP | MAX  | UNIT |  |
|----------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------|-----|-----|------|------|--|
| ISO6731                    |                                                                                   |                                                                                           |                  |     |     |      |      |  |
|                            | V = V = (1)(ISO6731); V = 0 V (ISO                                                | 6731 with E cuffix)                                                                       | I <sub>CC1</sub> |     | 1.9 | 2.8  |      |  |
| Supply current - DC        | V  = V <sub>CC </sub> ( (1300731), V  = 0 V (130                                  | = $V_{CCI}$ (1)(ISO6731); $V_I$ = 0 V (ISO6731 with F suffix) $\frac{V_{CCI}}{ V_{CCI} }$ |                  |     |     | 3.5  |      |  |
| signal (2)                 | V = 0.V (ISO6721); V = VCC (ISO6                                                  | I <sub>CC1</sub>                                                                          |                  | 4.1 | 5.8 |      |      |  |
|                            | $V_1 = 0 \text{ V (ISO6731)}; V_1 = \text{VCC}_1 \text{ (ISO6731 with F suffix)}$ |                                                                                           | I <sub>CC2</sub> |     | 3.5 | 5.3  |      |  |
|                            | 4.00                                                                              | 1 Mbno                                                                                    | I <sub>CC1</sub> |     | 2.9 | 4.2  | mA   |  |
|                            |                                                                                   | 1 Mbps                                                                                    | I <sub>CC2</sub> |     | 3.0 | 4.8  | IIIA |  |
| Supply current - AC signal | All channels switching with square                                                | 10 Mbps                                                                                   | I <sub>CC1</sub> |     | 3.4 | 4.8  |      |  |
| (3)                        | wave clock input; C <sub>L</sub> = 15 pF                                          | TO Mbps                                                                                   | I <sub>CC2</sub> |     | 4.2 | 6.1  |      |  |
|                            | 50.44                                                                             | 50 Mbps                                                                                   | I <sub>CC1</sub> |     | 6.1 | 7.9  |      |  |
|                            |                                                                                   | 50 Mbps                                                                                   | I <sub>CC2</sub> |     | 9.4 | 11.9 |      |  |

- (1)  $V_{CCI} = Input-side V_{CC}$
- (2) Supply current valid for  $ENx = V_{CCx}$  and ENx = 0V
- (3) Supply current valid for ENx =  $V_{CCx}$



# 6.11 Electrical Characteristics—3.3-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                      | MIN                                   | TYP | MAX                                   | UNIT  |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|-----|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -2mA; See Figure 7-1                                               | V <sub>CCO</sub> - 0.2 <sup>(1)</sup> |     |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 2mA; See Figure 7-1                                                |                                       |     | 0.2                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                      |                                       |     | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                      | 0.3 x V <sub>CCI</sub>                |     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                      | 0.1 x V <sub>CCI</sub>                |     |                                       | ٧     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                             |                                       |     | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                         | -10                                   |     |                                       | μΑ    |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx                             |                                       |     | 30                                    | uA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at ENx                                                         | -30                                   |     |                                       | uA    |
| CMTI                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See Figure 7-1 | 50                                    | 75  |                                       | kV/us |
| Ci                   | Input Capacitance (2)              | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 3.3 \text{ V}$  |                                       | 2.8 |                                       | pF    |

- (1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$
- (2) Measured from input pin to same side ground.

# 6.12 Supply Current Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                                           |                      | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT |
|----------------------------|-------------------------------------------------------------------------------------------|----------------------|-------------------|-----|-----|-----|------|
| ISO6731                    |                                                                                           |                      |                   |     |     | •   |      |
|                            | V = V (1)((\$C6721): V = 0.V ((\$C                                                        | 06721 with E ouffix) | I <sub>CC1</sub>  |     | 1.9 | 2.7 |      |
| Supply current - DC        | $V_I = V_{CCI}$ (1)(ISO6731); $V_I = 0$ V (ISO6731 with F suffix)                         |                      | I <sub>CC2</sub>  |     | 2.2 | 3.4 |      |
| signal <sup>(2)</sup>      | V <sub>I</sub> = 0 V (ISO6731); V <sub>I</sub> = VCC <sub>I</sub> (ISO6731 with F suffix) |                      | I <sub>CC1</sub>  |     | 4.0 | 5.8 |      |
|                            |                                                                                           |                      | I <sub>CC2</sub>  |     | 3.5 | 5.3 |      |
|                            | 4.44                                                                                      | 1 Mbno               | I <sub>CC1</sub>  |     | 2.8 | 4.1 | m A  |
|                            |                                                                                           | 1 Mbps               | I <sub>CC2</sub>  | -   | 3.0 | 4.7 | mA   |
| Supply current - AC signal | All channels switching with square                                                        | 10 Mbns              | I <sub>CC1</sub>  |     | 3.2 | 4.6 |      |
| (3)                        | wave clock input; C <sub>L</sub> = 15 pF                                                  | 10 Mbps              | I <sub>CC2</sub>  |     | 3.8 | 5.7 |      |
|                            | 50 Mbps                                                                                   | EO Mbpo              | I <sub>CC1</sub>  |     | 5.1 | 6.8 |      |
|                            |                                                                                           | I <sub>CC2</sub>     |                   | 7.5 | 9.9 |     |      |

- (1)  $V_{CCI} = Input-side V_{CC}$
- (2) Supply current valid for  $ENx = V_{CCx}$  and ENx = 0V
- (3) Supply current valid for ENx =  $V_{CCx}$

# 6.13 Electrical Characteristics—2.5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5 V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                      | MIN                                   | TYP MA                   | X UNIT |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|--------------------------|--------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1mA; See Figure 7-1                                               | V <sub>CCO</sub> - 0.1 <sup>(1)</sup> |                          | V      |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1mA; See Figure 7-1                                                |                                       | 0.                       | 1 V    |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                      |                                       | 0.7 x V <sub>CCI</sub> ( | 1) V   |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                      | 0.3 x V <sub>CCI</sub>                |                          | V      |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                      | 0.1 x V <sub>CCI</sub>                |                          | V      |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                             |                                       | 1                        | 0 μΑ   |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                         | -10                                   |                          | μA     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx                             |                                       | 3                        | 0 uA   |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at ENx                                                         | -30                                   |                          | uA     |
| CMTI                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See Figure 7-1 | 50                                    | 75                       | kV/us  |
| Ci                   | Input Capacitance (2)              | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 2.5 \text{ V}$  |                                       | 2.8                      | pF     |

- (1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$
- (2) Measured from input pin to same side ground.

# 6.14 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                                                                 |                      | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT |
|----------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------|-------------------|-----|-----|-----|------|
| ISO6731                    |                                                                                                                 |                      |                   |     |     |     |      |
|                            | V. = V. a. (1)(ISO6731): V. = 0 V (ISO                                                                          | 16731 with F suffix) | I <sub>CC1</sub>  |     | 1.9 | 2.7 |      |
| Supply current - DC        | nal <sup>(2)</sup><br>V <sub>I</sub> = 0 V (ISO6731); V <sub>I</sub> = VCC <sub>I</sub> (ISO6731 with F suffix) |                      | I <sub>CC2</sub>  |     | 2.2 | 3.4 |      |
| signal (2)                 |                                                                                                                 |                      | I <sub>CC1</sub>  |     | 4.0 | 5.7 |      |
|                            |                                                                                                                 |                      | I <sub>CC2</sub>  |     | 3.5 | 5.3 |      |
|                            | 4 Mbm                                                                                                           | I <sub>CC1</sub>     |                   | 2.8 | 4.1 | mA  |      |
|                            |                                                                                                                 | 1 Mbps               | I <sub>CC2</sub>  |     | 3.0 | 4.7 | ША   |
| Supply current - AC signal | All channels switching with square                                                                              | 10 Mbps              | I <sub>CC1</sub>  |     | 3.1 | 4.5 |      |
| (3)                        | wave clock input; C <sub>L</sub> = 15 pF                                                                        | TO MDPS              | I <sub>CC2</sub>  |     | 3.6 | 5.4 |      |
|                            | 50 Mb                                                                                                           | 50 Mbps              | I <sub>CC1</sub>  |     | 4.5 | 6.2 |      |
|                            |                                                                                                                 |                      | I <sub>CC2</sub>  |     | 6.4 | 8.7 |      |

- (1)  $V_{CCI} = Input-side V_{CC}$
- (2) Supply current valid for  $ENx = V_{CCx}$  and ENx = 0V
- (3) Supply current valid for ENx =  $V_{CCx}$



# 6.15 Electrical Characteristics—1.8-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 1.8 V ±5% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                      | MIN                        | TYP MAX                               | UNIT  |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|----------------------------|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -1mA; See Figure 7-1                                               | V <sub>CCO</sub> - 0.1 (1) |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 1mA; See Figure 7-1                                                |                            | 0.1                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input switching threshold   |                                                                                      |                            | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input switching threshold  |                                                                                      | 0.3 x V <sub>CCI</sub>     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                      | 0.1 x V <sub>CCI</sub>     |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                             |                            | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx                                                         | -10                        |                                       | μA    |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx                             |                            | 30                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at ENx                                                         | -30                        |                                       | μA    |
| СМТІ                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V;<br>See Figure 7-1 | 50                         | 75                                    | kV/us |
| C <sub>i</sub>       | Input Capacitance (2)              | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 1.8 \text{ V}$  |                            | 2.8                                   | pF    |

- (1)  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$
- (2) Measured from input pin to same side ground.

## 6.16 Supply Current Characteristics—1.8-V Supply

 $V_{CC1} = V_{CC2} = 1.8 \text{ V} \pm 5\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                                            |                                                                                               | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT |  |
|----------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|-----|-----|-----|------|--|
| ISO6731                    |                                                                                            |                                                                                               |                   |     |     |     |      |  |
|                            | V = V = (1)(ISO6731); V = 0 V (ISO                                                         | 6731 with E cuffix)                                                                           | I <sub>CC1</sub>  |     | 1.5 | 2.4 |      |  |
| Supply current - DC        | V  = VCC  \(\tau(1300731), \(\text{V}\) = 0 \(\text{V}\) (130                              | $V_1 = V_{CCI}$ (1)(ISO6731); $V_1 = 0 \text{ V}$ (ISO6731 with F suffix) $\frac{r_0}{ I_0 }$ |                   |     | 2   | 3.4 |      |  |
| signal (2)                 | $ V_1  = 0 \text{ V (ISO6731)}; V_1 = \text{VCC}_1 \text{ (ISO6731 with F suffix)} \vdash$ |                                                                                               | I <sub>CC1</sub>  |     | 3.4 | 5.4 |      |  |
|                            |                                                                                            |                                                                                               | I <sub>CC2</sub>  |     | 3.2 | 5.3 |      |  |
|                            |                                                                                            | 1 Mbps                                                                                        | I <sub>CC1</sub>  |     | 2.4 | 3.8 | mA   |  |
|                            |                                                                                            | 1 MDPS                                                                                        | I <sub>CC2</sub>  |     | 2.7 | 4.6 | IIIA |  |
| Supply current - AC signal | All channels switching with square                                                         | 10 Mbps                                                                                       | I <sub>CC1</sub>  |     | 2.6 | 4.1 |      |  |
| (3)                        | wave clock input; C <sub>L</sub> = 15 pF                                                   | TO WIDPS                                                                                      | I <sub>CC2</sub>  |     | 3.2 | 5.1 |      |  |
|                            | 50 Mbps                                                                                    | EO Mbpo                                                                                       | I <sub>CC1</sub>  | -   | 3.7 | 5.3 |      |  |
|                            |                                                                                            | So ivinh2                                                                                     | I <sub>CC2</sub>  |     | 5.2 | 7.4 |      |  |

- (1)  $V_{CCI} = Input-side V_{CC}$
- (2) Supply current valid for  $ENx = V_{CCx}$  and ENx = 0V
- (3) Supply current valid for ENx =  $V_{CCx}$

# 6.17 Switching Characteristics—5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | @100kbps                                                   |     | 11   | 18   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 7-1                                             |     | 0.2  | 7    | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Same-direction channels                                    |     |      | 6    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                            |     |      | 6    | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 7.1                                             |     | 2.6  | 4.5  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 7-1                                             |     | 2.6  | 4.5  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                   |                                                            |     | 18.6 | 25.8 | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                    |                                                            |     | 18.6 | 25.8 | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO673x        | See Figure 7-2                                             |     | 14.2 | 21.1 | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO673x         |                                                            |     | 14.2 | 21.1 | ns   |
| tPU                                 | Time from UVLO to valid output data                                        |                                                            |     |      | 300  | us   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time VCC goes below 1.2V. See Figure 7-3 |     | 0.1  | 0.3  | us   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                   |     | 1    |      | ns   |

- (1) Also known as pulse skew.
- (2)  $t_{sk(o)}$  is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



# 6.18 Switching Characteristics—3.3-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | @100kbps                                                   |     | 11   | 18   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 7-1                                             |     | 0.5  | 7    | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Same-direction channels                                    |     |      | 6    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                            |     |      | 7    | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 7.1                                             |     | 1.6  | 3.2  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 7-1                                             |     | 1.6  | 3.2  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                   |                                                            |     | 23.2 | 34.4 | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                    |                                                            |     | 23.2 | 34.4 | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO673x        | See Figure 7-2                                             |     | 16.6 | 23   | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO673x         |                                                            |     | 16.6 | 23   | ns   |
| tPU                                 | Time from UVLO to valid output data                                        |                                                            |     |      | 300  | us   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time VCC goes below 1.2V. See Figure 7-3 |     | 0.1  | 0.3  | us   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                   |     | 1    |      | ns   |

- (1) Also known as pulse skew.
- (2)  $t_{sk(o)}$  is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 6.19 Switching Characteristics—2.5-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | @100kbps                                                   |     | 12   | 20.5 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 7-1                                             |     | 0.6  | 7.1  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Same-direction channels                                    |     |      | 6    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                            |     |      | 7    | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 7.1                                             |     | 2    | 4    | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 7-1                                             |     | 2    | 4    | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                   |                                                            |     | 28.1 | 43   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                    |                                                            |     | 28.1 | 43   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO673x        | See Figure 7-2                                             |     | 20.4 | 36.3 | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO673x         |                                                            |     | 20.4 | 36.3 | ns   |
| tPU                                 | Time from UVLO to valid output data                                        |                                                            |     |      | 300  | us   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time VCC goes below 1.2V. See Figure 7-3 |     | 0.1  | 0.3  | us   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                   |     | 1    |      | ns   |

- (1) Also known as pulse skew.
- (2)  $t_{sk(o)}$  is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 6.20 Switching Characteristics—1.8-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 1.8 V ±5% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                            | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | @100kbps                                                   |     | 15   | 24   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 7-1                                             |     | 0.7  | 8.2  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Same-direction channels                                    |     |      | 6    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                            |     |      | 8.8  | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | See Figure 7.1                                             |     | 2.7  | 5.3  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | See Figure 7-1                                             |     | 2.7  | 5.3  | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                   |                                                            |     | 40.3 | 63   | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                    |                                                            |     | 40.3 | 63   | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO673x        | See Figure 7-2                                             |     | 31   | 51.4 | ns   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO673x         |                                                            |     | 31   | 51.4 | ns   |
| tPU                                 | Time from UVLO to valid output data                                        |                                                            |     |      | 300  | us   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time VCC goes below 1.2V. See Figure 7-3 |     | 0.1  | 0.3  | us   |
| t <sub>ie</sub>                     | Time interval error                                                        | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps                   |     | 1    |      | ns   |

- (1) Also known as pulse skew.
- $(2) \hspace{0.5cm} t_{sk(o)} \hspace{0.1cm} \text{is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same} \\$ direction while driving identical loads.
- $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

Submit Document Feedback Product Folder Links: ISO6731

# **6.21 Insulation Characteristics Curves**



Figure 6-1. Thermal Derating Curve for Safety Limiting Current for DW-16 Package



Figure 6-2. Thermal Derating Curve for Safety Limiting Power for DW-16 Package



#### **6.22 Typical Characteristics**





Figure 6-3. ISO6731 Supply Current vs Data Rate (With 15-pF Load)



Figure 6-4. ISO6731 Supply Current vs Data Rate (With No Load)



 $T_A = 25^{\circ}C$ 

T<sub>A</sub> = 25°C

Figure 6-5. High-Level Output Voltage vs High-level Figure 6-6. Low-Level Output Voltage vs Low-Level Output Current





Figure 6-7. Power Supply Undervoltage Threshold vs Free-Air Temperature

Figure 6-8. Propagation Delay Time vs Free-Air Temperature

#### 7 Parameter Measurement Information



Copyright © 2016, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3ns,  $Z_O =$  50 Ω. At the input, 50 Ω resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B. C<sub>L</sub> = 15 pF and includes instrumentation and fixture capacitance within ±20%.

Figure 7-1. Switching Characteristics Test Circuit and Voltage Waveforms



- Copyright © 2016, Texas Instruments Incorporated
- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3 n
- B.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 7-2. Enable/Disable Propagation Delay Time Test Circuit and Waveform





- A.  $C_L = 15 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .
- B. Power Supply Ramp Rate = 10 mV/ns

Figure 7-3. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 7-4. Common-Mode Transient Immunity Test Circuit

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 8 Detailed Description

#### 8.1 Overview

The ISO6731 device has an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. If the ENx pin is low then the output goes to high impedance. The ISO6731 device also incorporate advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 8-1, shows a functional block diagram of a typical channel.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 8-1. Conceptual Block Diagram of a Digital Capacitive Isolator

Figure 8-2 shows a conceptual detail of how the ON-OFF keying scheme works.



Figure 8-2. On-Off Keying (OOK) Based Modulation Scheme



#### 8.3 Feature Description

Table 8-1 provides an overview of the device features.

Table 8-1. Device Features

| PART NUMBER | CHANNEL DIRECTION       | MAXIMUM DATA<br>RATE | DEFAULT<br>OUTPUT | PACKAGE | RATED ISOLATION(1)                           |
|-------------|-------------------------|----------------------|-------------------|---------|----------------------------------------------|
| ISO6731     | 2 Forward,<br>1 Reverse | 50 Mbps              | High              | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| ISO6731F    | 2 Forward,<br>1 Reverse | 50 Mbps              | Low               | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |

<sup>(1)</sup> See for detailed isolation ratings.

#### 8.3.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO6731 device incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- · Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

Product Folder Links: ISO6731



#### 8.4 Device Functional Modes

Table 8-2 lists the functional modes for the ISO6731 device.

**Table 8-2. Function Table** 

|                                 | Tubic o 2.1 unouton Tubic |                               |                           |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
|---------------------------------|---------------------------|-------------------------------|---------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| V <sub>CCI</sub> <sup>(1)</sup> | V <sub>cco</sub>          | INPUT<br>(INx) <sup>(3)</sup> | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
|                                 |                           | Н                             | H or open                 | Н                | Normal Operation: A channel output assumes the logic state of its                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |
|                                 | 5                         | L                             | H or open                 | L                | input.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| PU                              | PU                        | Open                          | H or open                 | Default          | Default mode: When INx is open, the corresponding channel output goes to its default logic state. Default is <i>High</i> for ISO6731 and <i>Low</i> for ISO6731 with F suffix.                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
| Х                               | PU                        | x                             | L                         | Z                | A low value of output enable causes the outputs to be high-impedance.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| PD                              | PU                        | X                             | H or open                 | Default          | Default mode: When $V_{\rm CCI}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is High for ISO6731 and Low for ISO6731 with F suffix. When $V_{\rm CCI}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{\rm CCI}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |  |  |  |  |  |  |  |  |
| Х                               | PD                        | х                             | х                         | Undetermined     | When $V_{\text{CCO}}$ is unpowered, a channel output is undetermined <sup>(2)</sup> . When $V_{\text{CCO}}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input.                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |

- (1)  $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered up ( $V_{CC} \ge 1.71 \text{ V}$ ); PD = Powered down ( $V_{CC} \le 1.05 \text{ V}$ ); X = Irrelevant; H = High level; L = Low level; Z = High Impedance
- (2) The outputs are in undetermined state when 1.7 V <  $V_{CCI}$ ,  $V_{CCO}$  < 2.25 V and 1.05 V <  $V_{CCI}$ ,  $V_{CCO}$  < 1.71 V
- (3) A strongly driven input signal can weakly power the floating V<sub>CC</sub> through an internal protection diode and cause undetermined output

#### 8.4.1 Device I/O Schematics



Figure 8-3. Device I/O Schematics



# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The ISO6731 device is a high-performance, triple-channel digital isolators. This device comes with enable pins on each side which can be used to put the respective outputs in high impedance for multi master driving applications. The ISO6731 device uses single-ended CMOS-logic switching technology. The supply voltage range is from 1.71 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . Since an isolation barrier separates the two sides, each side can be sourced independently with any voltage within recommended operating conditions. As an example, it is possible to supply ISO6731  $V_{CC1}$  with 3.3 V (which is within 1.71 V to 5.5 V) and  $V_{CC2}$  with 5V (which is also within 1.71 V to 5.5 V). You can use the digital isolator as a logic-level translator in addition to providing isolation. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 9.2 Typical Application

Figure 9-1 shows the ISO6731 device, combined with Texas Instruments' mixed-signal microcontroller, RS-485 transceiver, transformer driver, and voltage regulator, can create an isolated RS-485 system.



Figure 9-1. Isolated RS-485 Interface Circuit

Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated



## 9.2.1 Design Requirements

To design with this device, use the parameters listed in Table 9-1.

Table 9-1. Design Parameters

| PARAMETER                                              | VALUE                                |
|--------------------------------------------------------|--------------------------------------|
| Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub>  | 1.71 V to 1.89 V and 2.25 V to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 µF                               |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 μF                               |

## 9.2.2 Detailed Design Procedure

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO6731 device only requires two external bypass capacitors to operate.



Figure 9-2. Typical ISO6731 Circuit Hook-up



#### 9.2.3 Application Curve

The following typical eye diagrams of the ISO6731 family of devices indicates low jitter and wide open eye at the maximum data rate of 50 Mbps.



Figure 9-3. Eye Diagram at 50 Mbps PRBS 2<sup>16</sup> – 1, 5 V and 25°C

Figure 9-4. Eye Diagram at 50 Mbps PRBS 2<sup>16</sup> – 1, 3.3 V and 25°C



2.5 V and 25°C

Figure 9-5. Eye Diagram at 50 Mbps PRBS 2<sup>16</sup> – 1, Figure 9-6. Eye Diagram at 50 Mbps PRBS 2<sup>16</sup> – 1, 1.8 V and 25°C

#### 9.2.3.1 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See Figure 9-7 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 87.5% for lifetime which translates into minimum required insulation lifetime of 37.5 years at a working voltage that's 20% higher than the specified value.

Figure 9-8 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is 1060  $V_{RMS}$  with a lifetime of 220 years. Other factors, such as package size, pollution degree, material group, etc. can further limit the working voltage of the component. The working voltage of DW-16 package is specified upto 1060 V<sub>RMS</sub>. At the lower working voltages, the corresponding insulation lifetime is much longer than 220 years.



Figure 9-7. Test Setup for Insulation Lifetime Measurement



Figure 9-8. Insulation Lifetime Projection Data

## 10 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver. For industrial applications, please use Texas Instruments' SN6501 or SN6505A. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies or SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies.



# 11 Layout

## 11.1 Layout Guidelines

A minimum of two layers is required to accomplish a cost optimized and low EMI PCB design. To further improve EMI, a four layer board can be used (see Figure 11-2). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the *Digital Isolator Design Guide*.

#### 11.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit boards. This PCB is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

Product Folder Links: ISO6731

# 11.2 Layout Example



Solid ground islands help dissipate heat through PCB

Figure 11-1. Layout Example



Figure 11-2. Layout Example Schematic



# 12 Device and Documentation Support

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, ADS79xx 12/10/8-Bit, 1 MSPS, 16/12/8/4-Channel, Single-Ended, MicroPower, Serial Interface ADCs data sheet
- Texas Instruments, Isolation Glossary
- Texas Instruments, Top 6 Design Questions about I<sup>2</sup>C isolators
- Texas Instruments, Designing a reinforced isolated I<sup>2</sup>C-Bus interface by using digital isolators
- Texas Instruments, How to isolate signal and power for I<sup>2</sup>C interfaces
- Texas Instruments, How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems application report
- Texas Instruments, DAC161P997 Single-Wire 16-bit DAC for 4- to 20-mA Loops data sheet
- Texas Instruments, MSP430G2132 Mixed Signal Microcontroller data sheet
- Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet
- Texas Instruments, TPS76333 Low-Power 150-mA Low-Dropout Linear Regulators data sheet

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the guick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated device. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback



# 13.1 Package Option Addendum

# **Packaging Information**

| Orderable<br>Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball<br>Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |  |
|---------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|------------------------------------|---------------------------------|--------------|--------------------------------------|--|
| ISO6731DWR          | ACTIVE                | SOIC         | DW                 | 16   | 2000        | Green (RoHS & no Sb/Br) | NIPDAU                             | Level-2-260C-1<br>YEAR          | 40 to 125    | ISO6731                              |  |
| ISO6731FDWR         | ACTIVE                | SOIC         | DW                 | 16   | 2000        | Green (RoHS & no Sb/Br) | NIPDAU                             | Level-2-260C-1<br>YEAR          | 40 to 125    | ISO6731F                             |  |



# 13.2 Tape and Reel Information



# 

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



Reel Width W1 Reel Pin1 Package Package A0 В0 K0 Р1 w Device Pins SPQ Diamete Drawing (mm) Quadrant Type (mm) (mm) (mm) (mm) (mm) (mm) ISO6731DWR SOIC DW 16 2000 330.0 24.4 10.9 10.7 2.7 12.0 24.0 Q1 ISO6731FDWR SOIC DW 16 330.0 24.4 24.0 Q1 2000 10.9 10.7 2.7 12.0

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO6731DWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |
| ISO6731FDWR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |

www.ti.com 2-Apr-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| ISO6731DWR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO6731                 | Samples |
| ISO6731FDWR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | ISO6731F                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 2-Apr-2021

#### OTHER QUALIFIED VERSIONS OF ISO6731:

Automotive : ISO6731-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 22-May-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|     | Device   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----|----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISC | 06731DWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 24.4                     | 10.9       | 10.7       | 2.7        | 12.0       | 24.0      | Q1               |
| ISO | 6731FDWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 24.4                     | 10.9       | 10.7       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 22-May-2021



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO6731DWR  | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |
| ISO6731FDWR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated