Technical documentation
$\sqrt{3}$ Design \& development

## ISOUSB111 Full/Low Speed Isolated USB Repeater

## 1 Features

- Compliant to USB 2.0
- Supports low speed (1.5 Mbps) and full speed (12 Mbps) signaling
- Automatic speed and connection detection
- Supports L1 (sleep) and L2 (suspend) low-power states
- Supports automatic role reversal for USB On-TheGo (OTG) and Type-C® Dual Role Port (DRP) designs
- High CMTI: $100 \mathrm{kV} / \mu \mathrm{s}$
- $\mathrm{V}_{\mathrm{Bus}}$ voltage range: 4.25 V to 5.5 V
- 3.3 V internal LDO
- Meets CISPR32 class B emissions limits
- Ambient temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- 16-SOIC and 16-SSOP package options
- Safety-related certifications:
- 7071- $\mathrm{V}_{\mathrm{PK}} \mathrm{V}_{\text {IOTM }}$ and $2121-\mathrm{V}_{\mathrm{PK}} \mathrm{V}_{\text {IORM }}$ (Reinforced and Basic Options) per DIN EN IEC 60747-17 (VDE 0884-17)
- $5000-\mathrm{V}_{\mathrm{RMS}}$ isolation for 1 minute per UL 1577
- IEC 62368-1, IEC 60601-1 and IEC 61010-1 certifications
- CQC, TUV and CSA certifications
- 16-SOIC certifications complete; 16-SSOP certifications planned


## 2 Applications

- USB Hub, Host, Peripheral and Cable Isolation
- Medical
- Factory automation
- Motor drives
- Grid infrastructure
- Power delivery

Reinforced and Basic Isolation Options

| FEATURE | ISOUSB111 | ISOUSB111B |
| :---: | :---: | :---: |
| Protection Level | Reinforced | Basic |
| Surge Isolation Voltage | $12800 \mathrm{~V}_{\mathrm{PK}}$ | $6000 \mathrm{~V}_{\mathrm{PK}}$ |
| Isolation Rating | $5000 \mathrm{~V}_{\mathrm{RMS}}$ | $3000 \mathrm{~V}_{\mathrm{RMS}}$ |
| Isolation Working Voltage | $1500 \mathrm{~V}_{\mathrm{RMS}} /$ <br> $2121 \mathrm{~V}_{\mathrm{PK}}$ | $1500 \mathrm{~V}_{\mathrm{RMS}} /$ <br> $2121 \mathrm{~V}_{\mathrm{PK}}$ |

## 3 Description

ISOUSB111 is a galvanically-isolated USB 2.0 compliant repeater supporting low speed (1.5 Mbps) and full speed ( 12 Mbps ) signaling rates. The device supports automatic connect and speed detection, reflection of pull-ups/pull-downs, and link power management allowing drop-in USB hub, host, peripheral and cable isolation. The device also supports automatic role reversal - if after disconnect, a new connect is detected on the Upstream facing port, then the Upstream and Downstream port definitions are reversed. This feature enables the device to support USB On-The-Go (OTG) and Type-C Dual Role Port (DRP) implementations. This device uses a silicon dioxide $\left(\mathrm{SiO}_{2}\right)$ insulation barrier with a withstand voltage of up to $5000 \mathrm{~V}_{\mathrm{RMS}}$ and a working voltage of $1500 \mathrm{~V}_{\text {RMS }}$. Used in conjunction with isolated power supplies, the device protects against high voltage, and prevents noise currents from the bus from entering the local ground. The ISOUSB111 device is available for both basic and reinforced isolation (see Reinforced and Basic Isolation Options). It supports a wide ambient temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. The device is available in the standard SOIC-16 (16-DW) package and a smaller SSOP-16 (16-DWX) package.

## Device Information

| PART NUMBER $^{(1)}$ | PACKAGE | BODY SIZE (NOM) |
| :--- | :--- | :--- |
| ISOUSB111 | SOIC (16) DW | $10.30 \mathrm{~mm} \times 7.50 \mathrm{~mm}$ |
|  | SSOP (16) DWX | $5.85 \mathrm{~mm} \times 7.50 \mathrm{~mm}$ |

(1) For all available packages, see the orderable addendum at the end of the data sheet.


Application Diagram

## Table of Contents

1 Features............................................................................ 1 .....  .1
8 Detailed Description ..... 16
2 Applications ..... 1
3 Description. .....
4 Revision History ..... 2
5 Pin Configuration and Functions ..... 3
6 Specifications ..... 5
6.1 Absolute Maximum Ratings ..... 5
6.2 ESD Ratings ..... 5
6.3 Recommended Operating Conditions ..... 5
6.4 Thermal Information ..... 6
6.5 Power Ratings .....  6
6.6 Insulation Specifications ..... 7
6.7 Safety-Related Certifications ..... 8
6.8 Safety Limiting Values .....  8
6.9 Electrical Characteristics .....  9
6.10 Switching Characteristics ..... 11
6.11 Insulation Characteristics Curves ..... 13
6.12 Typical Characteristics ..... 14
7 Parameter Measurement Information. ..... 15
7.1 Test Circuits ..... 15
8.1 Overview. ..... 16
8.2 Functional Block Diagram ..... 16
8.3 Feature Description. ..... 16
8.4 Device Functional Modes ..... 18
9 Power Supply Recommendations ..... 19
10 Application and Implementation ..... 20
10.1 Typical Application ..... 20
11 Layout. ..... 24
11.1 Layout Guidelines ..... 24
12 Device and Documentation Support ..... 26
12.1 Documentation Support ..... 26
12.2 Receiving Notification of Documentation Updates. ..... 26
12.3 Support Resources. ..... 26
12.4 Trademarks ..... 26
12.5 Electrostatic Discharge Caution. ..... 26
12.6 Glossary ..... 26
13 Mechanical, Packaging, and Orderable Information ..... 26
13.1 Tape and Reel Information ..... 33

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision A (April 2022) to Revision B (July 2022) ..... Page

- Updated device status to Production Data. ..... 1
Changes from Revision * (November 2021) to Revision A (April 2022) ..... Page
- $\mathrm{T}_{\mathrm{A}}$ Max value updated to $125^{\circ} \mathrm{C}$. ..... 5


## 5 Pin Configuration and Functions



Figure 5-1. DW Package 16-Pin SOIC Top View

| Pin Functions-16 DW |  |  |  |
| :---: | :---: | :---: | :---: |
| PIN |  | I/O | DESCRIPTION |
| NO. | NAME |  |  |
| 1 | VBus1 | - | Input Power Supply for Side 1. If a 4.25 V to 5.5 V (example USB power bus) supply is available connect it to $\mathrm{V}_{\text {BUS1 }}$. In this case an internal LDO generates $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$. Else, connect $\mathrm{V}_{\text {BUS1 }}$ and $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$ to an external 3.3 V power supply. |
| 2 | GND1 | - | Ground 1. Ground reference for Isolator Side 1. |
| 3 | $\mathrm{V}_{3 \text { P3V1 }}$ | - | Power Supply for Side 1. If a 4.25 V to 5.5 V supply is connected to $\mathrm{V}_{\text {BUS1 }}$ connect a bypass capacitor between $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$ and GND1. In this case an internal LDO generates $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$. Else, connect $\mathrm{V}_{\text {BUS } 1}$ and $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$ to an external 3.3 V power supply. |
| 4 | NC | - | Preferably leave floating or connect to $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$. It is also OK to connect to GND1. |
| 5 | NC | - | Preferably leave floating or connect to $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$. It is also OK to connect to GND1. |
| 6 | UD- | I/O | Upstream facing port D-. |
| 7 | UD+ | I/O | Upstream facing port D+. |
| 8 | GND1 | - | Ground 1. Ground reference for Isolator Side 1. |
| 9 | GND2 | - | Ground 2. Ground reference for Isolator Side 2. |
| 10 | DD+ | I/O | Downstream facing port D+. |
| 11 | DD- | I/O | Downstream facing port D-. |
| 12 | PIN | 1 | Upstream pull-up enable. If this pin is low, pull-up on DD+ and DD- is not recognized. |
| 13 | NC | - | Preferably leave floating or connect to $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 2}$. It is also OK to connect to GND2. |
| 14 | $\mathrm{V}_{3 P 3 \mathrm{~V} 2}$ | - | Power Supply for Side 2. If a 4.25 V to 5.5 V supply is connected to $\mathrm{V}_{\text {BUS2 }}$ connect a bypass capacitor between $\mathrm{V}_{3 P 3 \mathrm{~V} 2}$ and GND1. In this case an internal LDO generates $\mathrm{V}_{3 P 3 \mathrm{~V} 2}$. Else, connect $\mathrm{V}_{\text {Bus2 }}$ and $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 2}$ to an external 3.3 V power supply. |
| 15 | GND2 | - | Ground 2. Ground reference for Isolator Side 2. |
| 16 | $V_{\text {BUS2 }}$ | - | Input Power Supply for Side 2. If a 4.25 V to 5.5 V (example USB power bus) supply is available connect it to $\mathrm{V}_{\text {BUS2. }}$. In this case an internal LDO generates $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 2}$. Else, connect $\mathrm{V}_{\text {BUS2 }}$ and $\mathrm{V}_{3 P 3 V 2}$ to an external $3.3 \vee$ power supply. |



Figure 5-2. DWX Package 16-Pin SSOP Top View
Table 5-1. Pin Functions-16 DWX

| PIN |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| NO. | NAME |  |  |
| 1 | $V_{\text {BUS1 }}$ | - | Input Power Supply for Side 1. If a 4.25 V to 5.5 V (example USB power bus) supply is available connect it to $\mathrm{V}_{\text {BUS1 }}$. In this case an internal LDO generates $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$. Else, connect $\mathrm{V}_{\text {BUS1 }}$ and $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$ to an external 3.3 V power supply. |
| 2 | GND1 | - | Ground 1. Ground reference for Isolator Side 1. |
| 3 | $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$ | - | Power Supply for Side 1. If a 4.25 V to 5.5 V supply is connected to $\mathrm{V}_{\text {BUS } 1}$ connect a bypass capacitor between $\mathrm{V}_{3 \text { P3V1 } 1}$ and GND1. In this case an internal LDO generates $\mathrm{V}_{3 P 3 \mathrm{~V} 1}$. Else, connect $\mathrm{V}_{\text {BUS } 1}$ and $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 1}$ to an external 3.3 V power supply. |
| 4 | NC | - | Leave floating or connect to $\mathrm{V}_{3 \text { P3V1 }}$. |
| 5 | V2OK | 0 | High level on this pin indicates that side 2 is powered up. |
| 6 | UD- | I/O | Upstream facing port D-. |
| 7 | UD+ | I/O | Upstream facing port D+. |
| 8 | GND1 | - | Ground 1. Ground reference for Isolator Side 1. |
| 9 | GND2 | - | Ground 2. Ground reference for Isolator Side 2. |
| 10 | DD+ | I/O | Downstream facing port D+. |
| 11 | DD- | I/O | Downstream facing port D-. |
| 12 | V1OK | - | High level on this pin indicates that side 1 is powered up. |
| 13 | NC | - | Leave floating or connect to $\mathrm{V}_{3 \text { P3V2 }}$. |
| 14 | $\mathrm{V}_{3 \text { P3V2 }}$ | - | Power Supply for Side 2. If a 4.25 V to 5.5 V supply is connected to $\mathrm{V}_{\mathrm{BU} 2}$ connect a bypass capacitor between $\mathrm{V}_{3 \text { P3V2 }}$ and GND1. In this case an internal LDO generates $\mathrm{V}_{3 \text { P3V2 }}$. Else, connect $\mathrm{V}_{\text {BUS2 }}$ and $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 2}$ to an external 3.3 V power supply. |
| 15 | GND2 | - | Ground 2. Ground reference for Isolator Side 2. |
| 16 | $V_{\text {BUS2 }}$ | - | Input Power Supply for Side 2. If a 4.25 V to 5.5 V (example USB power bus) supply is available connect it to $\mathrm{V}_{\text {BUS2. }}$ In this case an internal LDO generates $\mathrm{V}_{3 P 3 \mathrm{~V} 2}$. Else, connect $\mathrm{V}_{\text {BUS2 }}$ and $\mathrm{V}_{3 \text { P3V2 }}$ to an external 3.3 V power supply. |

## 6 Specifications

### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)( ${ }^{(1)(2)}$

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {Bus1 }}, \mathrm{V}_{\text {Bus2 }}$ | $\mathrm{V}_{\text {BUS }}$ supply voltage | -0.3 | 6 | V |
| $\mathrm{V}_{3 \text { P3V1 }}, \mathrm{V}_{3 \text { P3V2 }}$ | 3.3-V input supply voltage | -0.3 | 4.25 | V |
| V ${ }_{\text {DPDM }}$ | Voltage on bus pins (UD+, UD-, DD+, DD-) 1000 total number of short events and cummulative duration of 1000 hrs . | -0.3 | 6 | V |
| $\mathrm{V}_{10}$ | IO voltage range (PIN, , ${ }^{*}$ OK) | -0.3 | $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{Vx}}+0.3{ }^{(3)}$ | V |
| 10 | Output current on output pins ( $\mathrm{V}^{*} \mathrm{OK}$ ) | -10 | 10 | mA |
| $\mathrm{T}_{\mathrm{J}}$ | Junction temperature |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.
(3) Maximum voltage must not exceed 4.25 V

### 6.2 ESD Ratings

|  |  |  | VALUE | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {(ESD) }}$ | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/ JEDEC JS-001, all pins ${ }^{(1)}$ | $\pm 2000$ | V |
| $V_{\text {(ESD) }}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins ${ }^{(2)}$ | $\pm 500$ | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {BUS }}$ | $\mathrm{V}_{\text {BUS }}$ input voltage (inclusive of any ripple) | 4.25 | 5 | 5.5 | V |
| $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} x}$ | $3.3-\mathrm{V}$ input supply voltage (inclusive of any ripple) | 3.0 | 3.3 | 3.6 | V |
| $\mathrm{T}_{\text {A }}$ | Operating free-air temperature | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Junction temperature | -55 |  | 150 | ${ }^{\circ} \mathrm{C}$ |

### 6.4 Thermal Information

| THERMAL METRIC1 ${ }^{(1)}$ |  | ISOUSB111 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  |  | DW (SOIC) | DWX (SSOP) |  |
|  |  | 16 PINS | 16 PINS |  |
| $\mathrm{R}_{\text {©JA }}$ | Junction-to-ambient thermal resistance | 53.4 | 60.6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {©JC(top) }}$ | Junction-to-case (top) thermal resistance | 19.6 | 22.5 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {©JB }}$ | Junction-to-board thermal resistance | 22.3 | 27 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JT }}$ | Junction-to-top characterization parameter | 2.4 | 2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction-to-board characterization parameter | 21.6 | 26.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\mathrm{R}_{\text {©JC(bot) }}$ | Junction-to-case (bottom) thermal resistance | - | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Power Ratings

| PARAMETER |  | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ISOUSB111 |  |  |  |  |  |
| $\mathrm{P}_{\mathrm{D}}$ | Maximum power dissipation (both sides) | $\begin{aligned} & \mathrm{V}_{\text {BUS1 }}=\mathrm{V}_{\text {BUS2 }}=5.5 \mathrm{~V}, \mathrm{~T}_{J}=150^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}} \\ & =50 \mathrm{pF} \text { each on DD- and } \mathrm{DD}+\text {, Input } \\ & \text { a 6-MHz } 50 \% \text { duty cycle differential 3.3- } \\ & \mathrm{V} \text { square wave on UD- and UD+ } \end{aligned}$ |  | 157 | mW |
| $\mathrm{P}_{\text {D1 }}$ | Maximum power dissipation (side-1) |  |  | 72 | mW |
| $\mathrm{P}_{\mathrm{D} 2}$ | Maximum power dissipation (side-2) |  |  | 85 | mW |

### 6.6 Insulation Specifications

| PARAMETER |  | TEST CONDITIONS | SPECIFICATIONS |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | DW-16 | DWX-16 |  |
| IEC 60664-1 |  |  |  |  |  |
| CLR | External clearance ${ }^{(1)}$ |  | Side 1 to side 2 distance through air | >8 | $>8$ | mm |
| CPG | External Creepage ${ }^{(1)}$ | Side 1 to side 2 distance across package surface | >8 | $>8$ | mm |
| DTI | Distance through the insulation | Minimum internal gap (internal clearance) | $>21$ | >21 | $\mu \mathrm{m}$ |
| CTI | Comparative tracking index | IEC 60112; UL 746A | >600 | >600 | V |
|  | Material Group | According to IEC 60664-1 | I | 1 |  |
|  | Overvoltage category | Rated mains voltage $\leq 600 \mathrm{~V}_{\mathrm{RMS}}$ | I-IV | I-IV |  |
|  |  | Rated mains voltage $\leq 1000 \mathrm{~V}_{\mathrm{RMS}}$ | I-III | I-III |  |
| DIN EN IEC 60747-17 (VDE 0884-17) ${ }^{(2)}$ |  |  |  |  |  |
| $\mathrm{V}_{\text {IORM }}$ | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 2121 | 2121 | $\mathrm{V}_{\mathrm{PK}}$ |
| VIOWM | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test; | 1500 | 1500 | $\mathrm{V}_{\text {RMS }}$ |
|  |  | DC voltage | 2121 | 2121 | $\mathrm{V}_{\mathrm{DC}}$ |
| $\mathrm{V}_{\text {IOTM }}$ | Maximum transient isolation voltage, ISOUSB111 | $\mathrm{V}_{\text {TEST }}=\mathrm{V}_{\text {IOTM }}, \mathrm{t}=60 \mathrm{~s}$ (qualification); $\mathrm{V}_{\text {TEST }}=$ $1.2 \times \mathrm{V}_{\text {ІОТМ, }}, \mathrm{t}=1 \mathrm{~s}$ (100\% production) | 7071 | 7071 | VPK |
|  | Maximum transient isolation voltage, ISOUSB111B |  | 4242 | 4242 | $\mathrm{V}_{\mathrm{PK}}$ |
| $\mathrm{V}_{\text {IMP }}$ | Maximum impulse voltage, ISOUSB111 ${ }^{(3)}$ | Tested in air, 1.2/50-us waveform per IEC 62368-1 | 9800 | 9800 | $\mathrm{V}_{\mathrm{PK}}$ |
|  | Maximum impulse voltage, ISOUSB111B ${ }^{(3)}$ |  | 4615 | 4615 | $\mathrm{V}_{\mathrm{PK}}$ |
| V IOSM | Maximum surge isolation voltage, ISOUSB111 ${ }^{(4)}$ | Tested in oil (qualification test), $1.2 / 50-\mu \mathrm{s}$ waveform per IEC 62368-1 | 12800 | 12800 | $V_{P K}$ |
|  | Maximum surge isolation voltage, ISOUSB111B ${ }^{(4)}$ |  | 6000 | 6000 | VPK |
| $\mathrm{q}_{\mathrm{pd}}$ | Apparent charge ${ }^{(5)}$ | Method a: After I/O safety test subgroup 2/3, $\mathrm{V}_{\text {ini }}$ $=\mathrm{V}_{\text {IOTM }}, \mathrm{t}_{\text {ini }}=60 \mathrm{~s} ; \mathrm{V}_{\text {pd }(\mathrm{m})}=1.2 \times \mathrm{V}_{\text {IORM }}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{~s}$ | $\leq 5$ | $\leq 5$ | pC |
|  |  | Method a: After environmental tests subgroup 1, <br> $\mathrm{V}_{\text {ini }}=\mathrm{V}_{\text {IOTM, }} \mathrm{t}_{\text {ini }}=60 \mathrm{~s}$; <br> ISOUSB111: $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}=1.6 \times \mathrm{V}_{\text {IORM }}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{~s}$ <br> ISOUSB111B: $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}=1.3 \times \mathrm{V}_{\text {IORM }}, \mathrm{t}_{\mathrm{m}}=10 \mathrm{~s}$ | $\leq 5$ | $\leq 5$ |  |
|  |  | Method b1: At routine test ( $100 \%$ production) and preconditioning (type test), $\mathrm{V}_{\text {ini }}=\mathrm{V}_{\text {IOTM }}, \mathrm{t}_{\text {ini }}=1 \mathrm{~s}$; ISOUSB111: $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}=1.875 \times \mathrm{V}_{\text {IORM }}, \mathrm{t}_{\mathrm{m}}=1 \mathrm{~s}$ ISOUSB111B: $\mathrm{V}_{\mathrm{pd}(\mathrm{m})}=1.5 \times \mathrm{V}_{\text {IORM }}, \mathrm{t}_{\mathrm{m}}=1 \mathrm{~s}$ | $\leq 5$ | $\leq 5$ |  |
| $\mathrm{C}_{1 \mathrm{O}}$ | Barrier capacitance, input to output ${ }^{(6)}$ | $\mathrm{V}_{\mathrm{IO}}=0.4 \times \sin (2 \mathrm{pft}), \mathrm{f}=1 \mathrm{MHz}$ | 0.8 | 0.7 | pF |
| $\mathrm{R}_{1 \mathrm{O}}$ | Insulation resistance, input to output ${ }^{(6)}$ | $\mathrm{V}_{\text {IO }}=500 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | > $10^{12}$ | $>10^{12}$ | W |
|  |  | $\mathrm{V}_{\mathrm{IO}}=500 \mathrm{~V}, 100^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$ | $>10^{11}$ | $>10^{11}$ |  |
|  |  | $\mathrm{V}_{\text {IO }}=500 \mathrm{~V}$ at $\mathrm{T}_{\mathrm{S}}=150^{\circ} \mathrm{C}$ | $>10^{9}$ | $>10^{9}$ |  |
|  | Pollution degree |  | 2 | 2 |  |
|  | Climatic category |  | 40/125/21 | 40/125/21 |  |
| UL 1577 |  |  |  |  |  |
| VISO | Withstand isolation voltage, ISOUSB111 | $\begin{aligned} & V_{\text {TEST }}=V_{\text {ISO }}, t=60 \mathrm{~s} \text { (qualification); } V_{\text {TEST }}=1.2 \\ & \times V_{\text {ISO }}, t=1 \mathrm{~s}(100 \% \text { production) } \end{aligned}$ | 5000 | 5000 | $\mathrm{V}_{\text {RMS }}$ |
|  | Withstand isolation voltage, ISOUSB111B |  | 3000 | 3000 | $\mathrm{V}_{\text {RMS }}$ |

(1) Care must be taken during board design so that the mounting pads of the isolator on the printed-circuit board (PCB) do not reduce creepage and clearance. Inserting grooves, ribs or both can help increase creepage distance on the PCB.
(2) ISOUSB111 is suitable for safe electrical insulation and ISOUSB111B is suitable for basic electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
(3) Testing is carried out in air to determine the surge immunity of the package.
(4) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier.
(5) Apparent charge is electrical discharge caused by a partial discharge (pd).
(6) All pins on each side of the barrier tied together creating a two-pin device.

ISOUSB111

### 6.7 Safety-Related Certifications

| VDE | CSA | UL | CQC | TUV |
| :---: | :---: | :---: | :---: | :---: |
| Certified according to DIN EN IEC 60747-17 (VDE 0884-17) | Certified according to IEC 61010-1, IEC 62368-1 and IEC 60601-1 | Recognized under UL 1577 Component Recognition Program | Certified according to GB4943.1-2011 | Certified according to EN 61010-1:2010/A1:2019 and EN 62368-1:2014 |
| Maximum transient isolation voltage, <br> ISOUSB111: $7071 \mathrm{~V}_{\mathrm{PK}}$ <br> ISOUSB111B: $4242 \mathrm{~V}_{\mathrm{PK}}$ <br> Maximum repetitive peak isolation voltage, <br> $2121 \mathrm{~V}_{\mathrm{PK}}$; <br> Maximum surge isolation voltage, <br> ISOUSB111: $12800 \mathrm{~V}_{\mathrm{PK}}$ <br> (Reinforced) <br> ISOUSB111B: $6000 \mathrm{~V}_{\mathrm{PK}}$ <br> (Basic) | IEC 62368-1 2nd Ed., for pollution degree 2, material group I ISOUSB111: $800 \mathrm{~V}_{\text {RMS }}$ reinforced isolation ISOUSB111B: 1000 V RMS basic isolation $\qquad$ <br> CSA 60601- 1:14 and IEC 60601-1 Ed. 3+A1 <br> ISOUSB111: 2 MOPP <br> (Means of Patient <br> Protection) $250 \mathrm{~V}_{\text {RMS }}$ (354 $\mathrm{V}_{\mathrm{PK}}$ ) maximum working voltage | Single protection, ISOUSB111: $5000 \mathrm{~V}_{\mathrm{RMS}}$ ISOUSB111B: $3000 \mathrm{~V}_{\mathrm{RMS}}$ | Reinforced insulation, Altitude $\leq 5000 \mathrm{~m}$, Tropical Climate, $700 \mathrm{~V}_{\mathrm{RMS}}$ maximum working voltage | EN 61010-1:2010/A1:2019 ISOUSB111: $600 \mathrm{~V}_{\mathrm{RMS}}$ reinforced isolation ISOUSB111B: $1000 \mathrm{~V}_{\text {RMS }}$ basic isolation EN 62368-1:2014 ISOUSB111: $800 \mathrm{~V}_{\text {RMS }}$ reinforced isolation ISOUSB111B: 1000 V $_{\text {RMS }}$ basic isolation |
| Reinforced certificate: $40040142$ <br> Basic certificate: $40047657$ | Master contract: 220991 | File number: E181974 | Certificate: CQC15001121716 | Client ID: 77311 |

### 6.8 Safety Limiting Values

Safety limiting ${ }^{(1)}$ intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

| PARAMETER |  | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DW-16 PACKAGE |  |  |  |  |  |
| $\mathrm{I}_{S}$ | Safety input, output, or supply current | $R_{\text {ӨJA }}=53.4^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{V}_{\mathrm{I}}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see Figure 6-1 |  | 425 | mA |
|  |  | $R_{\text {ӨJA }}=53.4^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{V}_{\mathrm{I}}=3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see Figure 6-1 |  | 650 | mA |
| $\mathrm{P}_{\text {S }}$ | Safety input, output, or total power | $R_{\theta J A}=53.4^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{~T}_{J}=150^{\circ} \mathrm{C}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C},$ see Figure 6-3 |  | 2340 | mW |
| $\mathrm{T}_{\mathrm{S}}$ | Maximum safety temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| DWX-16 PACKAGE |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{s}}$ | Safety input, output, or supply current | $\mathrm{R}_{\theta \mathrm{JA}}=60.6^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{V}_{\mathrm{I}}=5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see Figure 6-2 |  | 374 | mA |
|  |  | $R_{\text {ӨJA }}=60.6^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{V}_{\mathrm{I}}=3.6 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}=150^{\circ} \mathrm{C}$, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see Figure 6-2 |  | 572 | mA |
| $\mathrm{P}_{\text {S }}$ | Safety input, output, or total power | $R_{\text {日JA }}=60.6^{\circ} \mathrm{C} / \mathrm{W}, \mathrm{T}_{\mathrm{J}}=150^{\circ} \mathrm{C}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see Figure 6-4 |  | 2062 | mW |
| $\mathrm{T}_{\text {S }}$ | Maximum safety temperature |  |  | 150 | ${ }^{\circ} \mathrm{C}$ |

(1) The maximum safety temperature, $T_{\mathrm{S}}$, has the same value as the maximum junction temperature, $\mathrm{T}_{\mathrm{J}}$, specified for the device. The $I_{S}$ and $P_{S}$ parameters represent the safety current and safety power respectively. The maximum limits of $I_{S}$ and $P_{S}$ should not be exceeded. These limits vary with the ambient temperature, $T_{A}$.
The junction-to-air thermal resistance, $\mathrm{R}_{\theta \mathrm{A}}$, in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:
$T_{J}=T_{A}+R_{\text {ӨJA }} \times P$, where $P$ is the power dissipated in the device.
$T_{J(\max )}=T_{S}=T_{A}+R_{\theta J A} \times P_{S}$, where $T_{J_{(\text {max })}}$ is the maximum allowed junction temperature.
$P_{S}=I_{S} \times V_{1}$, where $V_{l}$ is the maximum input voltage.

### 6.9 Electrical Characteristics

Over recommended operating conditions (unless otherwise noted). All typical values are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BUSx}}=5 \mathrm{~V}, \mathrm{~V}_{3 \mathrm{P} 3 \mathrm{Vx}}=$ 3.3 V .

|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{I}_{\text {VBUSx }}$ or $\mathrm{l}_{\mathrm{V} 3 \mathrm{P} 3 \mathrm{~V} x}$ | $\mathrm{V}_{\text {BUS }}$ or $\mathrm{V}_{3 P 3 \mathrm{~V}}$ current consumption Full Speed (FS) and Low Speed (LS) modes | Receive side FS Active ( 6 MHz signal rate), Figure 7-9, $C_{L}=50 \mathrm{pF}$ |  | 12 | 15.3 | mA |
|  |  | Transmit side FS Active ( 6 MHz signal rate), Figure 7-9, $C_{L}=50 \mathrm{pF}$ |  | 9.5 | 13 | mA |
|  |  | Receive side LS Active ( 750 kHz signal rate), Figure $7-10, C_{L}=450 \mathrm{pF}$ |  | 11 | 13.5 | mA |
|  |  | Transmit side LS Active ( 750 kHz signal rate), Figure 7-10, $\mathrm{C}_{\mathrm{L}}=450 \mathrm{pF}$ |  | 9.5 | 13 | mA |
|  |  | FS/LS Idle State (US side or DS side) |  | 7.4 | 11 | mA |
| $I_{\text {VBuSx }}$ or $\mathrm{IV}_{\text {VPP3Vx }}$ | $\mathrm{V}_{\text {BUS }}$ or $\mathrm{V}_{3 \mathrm{BP} 3 \mathrm{~V}}$ current consumption - L 1 Sleep mode | Upstream Facing side |  | 7.5 | 9.8 | mA |
|  |  | Downstream Facing side |  | 7.3 | 9.5 | mA |
| $\mathrm{I}_{\text {VBUSx }}$ or $\mathrm{I}_{\text {V3P3Vx }}$ | $V_{\text {BUS }}$ or $V_{3 P 3 V}$ current consumption - L2 Suspend mode | Upstream Facing side |  | 1.07 | 1.55 | mA |
|  |  | Downstream Facing side |  | 5.6 | 7.5 | mA |
| $\mathrm{I}_{\text {VBUSx }}$ or $\mathrm{I}_{\text {V3P3Vx }}$ | $\mathrm{V}_{\text {BUS }}$ or $\mathrm{V}_{\text {3P3V }}$ current consumption Not attached | Upstream Facing side |  | 6.2 | 8.5 | mA |
|  |  | Downstream Facing side |  | 6.2 | 8.9 | mA |
| UV+ ${ }_{(V B U S x}{ }^{(1)}$ | Under voltage threshold when supply voltage is rising, $\mathrm{V}_{\text {BUS }}$ |  |  |  | 4.0 | V |
| UV-(VBUSx) ${ }^{(1)}$ | Under voltage threshold when supply voltage is falling, $\mathrm{V}_{\text {Bus }}$ |  | 3. |  |  | V |
| UVHYS $_{(\text {VBusx })}$ <br> (1) | Under voltage threshold hysteresis, $V_{\text {BuS }}$ |  |  | 0.08 |  | V |
| UV ${ }_{( }{ }_{(V 3 P 3 V}{ }^{\text {a }}$ ) | Under voltage threshold when supply voltage is rising, $\mathrm{V}_{3 \text { P3V }}$ |  |  |  | 2.95 | V |
| UV-(V3P3Vx) | Under voltage threshold when supply voltage is falling, $\mathrm{V}_{3 \text { P3V }}$ |  | 1.9 |  |  | V |
| UVHYS $_{(\mathrm{V} 3 \mathrm{P} 3 \mathrm{~V} \mathrm{x})}$ | Under voltage threshold hysteresis, $V_{3 P 3 V}$ |  |  | 0.11 |  | V |
| DIGITAL INPUTS |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High-level input voltage |  | $\begin{array}{r} 0.7 \\ \mathrm{~V}_{3 \mathrm{PV}} \end{array}$ |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage |  |  |  | $\begin{array}{r} 0.3 \mathrm{x} \\ \mathrm{~V}_{3 \mathrm{PV} 3 \mathrm{x}} \end{array}$ | V |
| $\mathrm{V}_{\mathrm{IHYS}}$ | Input transition threshold hysteresis |  | 0. |  |  | V |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current |  |  |  | 1 | $\mu \mathrm{A}$ |
| ILI | Low-level input current |  |  |  | 10 | $\mu \mathrm{A}$ |

## DIGITAL OUTPUTS (V1OK, V2OK)

| $\mathrm{V}_{\mathrm{OH}}$ | High-level output voltage | $\mathrm{I}_{\mathrm{O}}=-3 \mathrm{~mA}$ for $3.0 \mathrm{~V} \leq \mathrm{V}_{3 P 3 \mathrm{Vx}} \leq 3.6 \mathrm{~V}$ | $\mathrm{V}_{3 P 3 \mathrm{Vx}}-$ <br> 0.2 | V |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{~V}_{\mathrm{OL}}$ | Low-level output voltage | $\mathrm{I}_{\mathrm{O}}=3 \mathrm{~mA}$ for $3.0 \mathrm{~V} \leq \mathrm{V}_{3 P 3 V_{\mathrm{x}} \leq 3.6 \mathrm{~V}}$ |  | 0.2 |

UDx, DDx, INPUT CAPACITANCE AND TERMINATION

| $\mathrm{Z}_{\text {INP_xDx }}$ | Impedance to GND, no pull up/down | $\mathrm{Vin}=3.6 \mathrm{~V}, \mathrm{~V}_{3 P 3 \mathrm{Vx}}=3.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{J}}<125^{\circ} \mathrm{C}$, USB 2.0 Spec Section 7.1.6 | 300 |  |  | $k \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ClO}_{1 \mathrm{O}} \times \mathrm{Dx}$ | Capacitance to GND | Measured with VNA at 240 MHz , Driver Hi-Z |  |  | 10 | pF |
| $\mathrm{R}_{\text {PUI }}$ | Bus Pull up Resistor on Upstream Facing Port (idle) | USB 2.0 Spec Section 7.1.5 | 0.9 | 1.1 | 1.575 | $k \Omega$ |
| $\mathrm{R}_{\text {PUR }}$ | Bus Pull up Resistor on Upstream Facing Port (receiving) | USB 2.0 Spec Section 7.1.5 | 1.5 | 2.2 | 3 | $k \Omega$ |

ISOUSB111
SLLSFC6B - NOVEMBER 2021 - REVISED JULY 2022
Over recommended operating conditions (unless otherwise noted). All typical values are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BUSx}}=5 \mathrm{~V}, \mathrm{~V}_{3 \mathrm{P} 3 \mathrm{Vx}}=$ 3.3 V .

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {PD }}$ | Bus Pull-down Resistor on Downstream Facing Port | USB 2.0 Spec Section 7.1.5 | 14.25 | 19 | 24.8 | k $\Omega$ |
| $V_{\text {TERM }}$ | Termination voltage for Upstream facing port pullup (RPU) | USB 2.0 Spec Section 7.1.5, measured on $\mathrm{D}+$ or D - with pull up enabled on upstream port with external load disconnected. | 3 |  | 3.6 | V |

UDx, DDx, INPUT LEVELS LS/FS

| $\mathrm{V}_{\mathrm{IH}}$ | High (driven) | USB 2.0 Spec Section 7.1.4 (measured <br> at connector) | 2 | V |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{~V}_{\mathrm{IHZ}}$ | High (floating) | USB 2.0 Spec Section 7.1.4 (Host <br> downstream port pull down resistor <br> enabled and Device pulled up to 3.0 $\mathrm{V}-$ <br> $3.6 \mathrm{~V})$. | 2.7 | 3.6 | V

UDx, DDx, OUTPUT LEVELS LS/FS

| $\mathrm{V}_{\text {OL }}$ | Low | USB 2.0 Spec Section 7.1.1, (measured at connector with RL of $0.9 \mathrm{k} \Omega$ to 3.6 V.) | 0 |  | 0.3 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OH }}$ | High (Driven) | USB 2.0 Spec Section 7.1 .1 (measured at connector with RL of $14.25 \mathrm{k} \Omega$ to GND. ) | 2.8 |  | 3.6 | V |
| $\mathrm{V}_{\text {OSE1 }}$ | SE1 | USB 2.0 Spec Section 7.1.1 | 0.8 |  |  | V |
| $\mathrm{Z}_{\text {FSTERM }}$ | Driver Series Output Resistance | USB 2.0 Spec Section 7.1.1 and Figure 7-4, Measured during VOL or VOH | 28 |  | 44 | $\Omega$ |
| $\mathrm{V}_{\text {CRS }}$ | Output Signal Crossover Voltage | Measured as in USB 2.0 Spec Section 7.1.1 Figures 7-8, 7-9 and 7-10; Excluding the first transition from the Idle state | 1.3 |  | 2 | V |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| TSD+ | Thermal shutdown turn-on temperature |  | 160 | 170 | 180 | ${ }^{\circ} \mathrm{C}$ |
| TSD- | Thermal shutdown turn-off temperature |  | 150 | 160 | 170 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{TSD}_{\text {HYS }}$ | Thermal shutdown hysteresis |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |

(1) If $\mathrm{V}_{\text {BUSx }}$ pins are externally connected to the corresponding $\mathrm{V}_{3 P 3 V_{x}}$ pins, then UVLO thresholds on $\mathrm{V}_{\text {BUSx }}$ are governed by UV+ (V3P3Vx), UV-(V3P3Vx) and UVHYS ${ }_{(V 3 P 3 V x)}$

### 6.10 Switching Characteristics

Over recommended operating conditions (unless otherwise noted). All typical values are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BUSx}}=5 \mathrm{~V}, \mathrm{~V}_{3 \mathrm{P} 3 \mathrm{Vx}}=$ 3.3 V .

| PARAMETER |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| POWER-UP TIMING |  |  |  |  |  |  |
| Tsupramp | Allowed power supply ramp-up times on $V_{\text {BUSx }}$ and $V_{3 P 3 V x}$ external power supplies |  | 0.005 |  | 100 | ms |
| TPWRUP | Time taken for the device to power up, and recognize USB signaling, after valid power supply is provided on both side 1 and side 2. | All external power supplies are ramped up together with $5 \mu \mathrm{~s}$ power up time. |  | 3.6 | 8 | ms |
| UDx, DDx, FS Driver Switching Characteristics |  |  |  |  |  |  |
| $\mathrm{T}_{\text {FR }}$ | Rise Time (10\% - 90\%) | USB 2.0 Spec Figure 7-8, Figure 7-9, $\mathrm{C}_{\mathrm{L}}=50$ pF | 4 |  | 20 | ns |
| $\mathrm{T}_{\text {FF }}$ | Fall Time (10\%-90\%) | USB 2.0 Spec Figure 7-8, Figure 7-9, $\mathrm{C}_{\mathrm{L}}=50$ pF | 4 |  | 20 | ns |
| T FRFM | Differential Rise and Fall Time Matching ( $\mathrm{T}_{\mathrm{FR}} / \mathrm{T}_{\mathrm{FM}}$ ) | USB 2.0 Spec 7.1.2, Excluding the first transition from the Idle state, Figure 7-9, $\mathrm{C}_{\mathrm{L}}=$ 50 pF | 90 |  | 111.1 | \% |
| UDx, DDx, LS Driver Switching Characteristics |  |  |  |  |  |  |
| TLR | Rise Time (10\%-90\%) | USB 2.0 Spec Figures 7-8 and 7-10, with $\mathrm{C}_{\mathrm{L}}$ range 50 pF to 600 pF . | 75 |  | 300 | ns |
| $\mathrm{T}_{\text {LF }}$ | Fall Time (10\%-90\%) | USB 2.0 Spec Figures 7-8 and 7-10, with $\mathrm{C}_{\mathrm{L}}$ range 50 pF to 600 pF . | 75 |  | 300 | ns |
| TLRFM | Rise and Fall Time Matching (TLR/TFM), Excluding first transition from idle state. | USB 2.0 Spec Figures 7-8 and 7-10, with $\mathrm{C}_{\mathrm{L}}$ range 50 pF to 600 pF . | 80 |  | 125 | \% |

REPEATER TIMING - CONNECT, DISCONNECT, RESET, L1, L2

| $\mathrm{T}_{\text {FILTCONN }}$ | Debounce filter on FS or LS Connect Detection |  | 45 | 70 | 80 | $\mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| T DDIS | Time to detect disconnect at the DS facing port in LS/FS LO mode. |  | 2 |  | 7 | $\mu \mathrm{s}$ |
| T DETRST | Time taken to detect reset on US port in LS/FS LO mode |  | 0 |  | 7 | $\mu \mathrm{s}$ |
| T 2 SUSP | Time taken by the US side to detect suspend mode (L2) and draw less than 2.5 mA current when bus is continuously in idle state. |  | 3 |  | 10 | ms |
| $\mathrm{t}_{\text {DRESUMEL1 }}$ | Maximum time to detect resume on the US and reflect/drive resume on the DS port from sleep/L1 state. |  |  |  | 1 | $\mu \mathrm{s}$ |
| tDRESUMEL2 | Maximum time to detect resume on the US and reflect/drive resume on the DS port from suspend/L2 state. |  |  |  | 130 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {DWAKEL1 }}$ | Maximum time to detect and propagate remote wake when in sleep/L1 state. |  |  |  | 5 | $\mu \mathrm{s}$ |
| $t_{\text {DWAKEL2 }}$ | Maximum pulse width of remote wake that is guranteed to be detected when in suspend/L2 state. |  |  |  | 900 | $\mu \mathrm{s}$ |
| $t_{\text {DRSMPROP }}$ | Minimum duration of resume driven upstream and downstream after detecting remote wake when in suspend/L2 state. |  | 1 |  |  | ms |
| CMTI | Common mode transient immunity | PK-PK common mode noise, $\mathrm{V}_{\text {CMPKPK }}=1200$ <br> V during USB data transmission, see Figure 7-2 | 75 | 100 |  | $\mathrm{kV} / \mu \mathrm{s}$ |

Over recommended operating conditions (unless otherwise noted). All typical values are at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BUSx}}=5 \mathrm{~V}, \mathrm{~V}_{3 \mathrm{P} 3 \mathrm{Vx}}=$ 3.3 V .

| PARAMETER |  | TEST CONDITIONS | MIN | TYP MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REPEATER TIMING - LS, FS |  |  |  |  |  |
| TLSDD | Low-speed Differential Data Propagation Delay | USB 2.0 spec section 7.1.14. Figure 7-52(C). |  | 358 | ns |
| TLSOP | LS Data bit-width distortion after SOP | USB 2.0 spec section 7.1.14. Figure 7-52(C). | -40 | 25 | ns |
| TLSJP | LS repeater additive jitter - paired transition | USB 2.0 spec section 7.1.14. Figure 7-52(C). | -5 | 5 | ns |
| TLSJN | LS repeater additive jitter - next transition | USB 2.0 spec section 7.1.14. Figure 7-52(C). | -7.0 | 7.0 | ns |
| TLST | Minimum width of SEO interval during LS differential transition - filtered out by the repeater | USB 2.0 spec section 7.1.4. | 210 |  | ns |
| $\mathrm{T}_{\text {LEOPD }}$ | Repeater EOP delay relative to $\mathrm{T}_{\text {LSDD }}$ | USB 2.0 spec section 7.1.14. Figure 7-53(C). | 0 | 200 | ns |
| TLESK | SEO skew caused by the repeater during LS EOP | USB 2.0 spec section 7.1.14. Figure 7-53(C). | -100 | 100 | ns |
| $\mathrm{T}_{\text {FSDD }}$ | Full-Speed Differential Data Propagation Delay | USB 2.0 spec section 7.1.14. Figure 7-52(C). |  | 70 | ns |
| T ${ }_{\text {FSOP }}$ | FS Data bit-width distortion after SOP | USB 2.0 spec section 7.1.14. Figure 7-52(C). | -10 | 10 | ns |
| $\mathrm{T}_{\text {FSJP }}$ | FS repeater additive jitter - paired transition | USB 2.0 spec section 7.1.14. Figure 7-52(C). | -2 | 2 | ns |
| $\mathrm{T}_{\text {FSJN }}$ | FS repeater additive jitter - next transition | USB 2.0 spec section 7.1.14. Figure 7-52(C). | -6.0 | 6.0 | ns |
| $\mathrm{T}_{\text {FST }}$ | Minimum width of SEO interval during FS differential transition - filtered out by the repeater | USB 2.0 spec section 7.1.4. | 14 |  | ns |
| T FEOPD | Repeater EOP delay relative to $\mathrm{T}_{\text {FSDD }}$ | USB 2.0 spec section 7.1.14. Figure 7-53(C). | 0 | 17 | ns |
| Tfesk | SEO skew caused by the repeater during FS EOP | USB 2.0 spec section 7.1.14. Figure 7-53(C). | -15 | 15 | ns |

### 6.11 Insulation Characteristics Curves



Figure 6-1. Thermal Derating Curve for Limiting Current per VDE for DW-16 Package


Figure 6-3. Thermal Derating Curve for Limiting Power per VDE for DW-16 Package


Figure 6-2. Thermal Derating Curve for Limiting Current per VDE for DWX-16 Package


Figure 6-4. Thermal Derating Curve for Limiting Power per VDE for DWX-16 Package

### 6.12 Typical Characteristics



Figure 6-5. Typical Full-Speed ( 12 Mbps) EyeDiagram through ISOUSB111


Figure 6-6. Typical Low-Speed (1.5 Mbps) EyeDiagram through ISOUSB111

## 7 Parameter Measurement Information

### 7.1 Test Circuits



Figure 7-1. Upstream and Downstream Packet Parameter and Eye-Diagram Measurements


Figure 7-2. Common-Mode Transient Immunity Test Circuit

## 8 Detailed Description

### 8.1 Overview

ISOUSB111 is a galvanically-isolated USB2.0 compliant repeater supporting Low Speed (1.5 Mbps) and Full Speed ( 12 Mbps ) signaling rates. The device supports automatic speed and connection detection, reflection of pull-ups/pull-downs, and link power management allowing drop-in USB hub, host, peripheral and cable isolation. Most microcontrollers integrate the USB PHY, and so offer only D+ and D- bus lines as external pins. ISOUSB111 can isolate these pins from the USB bus without needing any other intervention from the microcontroller. The device also supports automatic role reversal - if after disconnect, if a new connect is detected on the Upstream facing port, then the Upstream and Downstream port definitions are reversed.
ISOUSB111 is available in basic and reinforced isolation options with isolation withstand voltage of $3000 \mathrm{~V}_{\text {RMS }}$ and $5000 \mathrm{~V}_{\mathrm{RMS}}$ respectively, and with surge test voltage of $6 \mathrm{kV}_{\mathrm{PK}}$ and $12.8 \mathrm{kV} \mathrm{PK}_{\mathrm{PK}}$ respectively. The device can operate completely off a 4.25 V to 5.5 V supply (USB VBUS power) or from local $3.3-\mathrm{V}$ supply, if available, on both side 1 and side 2. This flexibility in supply voltages allows optimization for thermal performance based on power rails available in the system.

### 8.2 Functional Block Diagram

A simplified functional block diagram of ISOUSB111 is shown in Figure 8-1. The device comprises the following:

1. Transmit and receive circuits and pull-up and pull-down resistors according to the USB standard.
2. Digital logic to handle bi-directional communication, and various state-transitions.
3. Internal LDOs to generate $\mathrm{V}_{3 P 3 V \mathrm{~V}}$ supplies from the $\mathrm{V}_{\text {BUSx }}$ supplies.
4. Galvanic isolation.


Figure 8-1. ISOUSB111 Simplified Functional Block Diagram

### 8.3 Feature Description

### 8.3.1 Power Supply Options

The ISOUSB111 can be powered by connecting a 4.25 V to 5.5 V supply on $\mathrm{V}_{\text {Busx }}$ pins, in which case an internal LDO generates $\mathrm{V}_{3 P 3 V_{x}}$ voltage. This option is suitable for the side facing the USB connector, where a $5-\mathrm{V}$ VBUS supply is available. Alternatively, $\mathrm{V}_{\text {BUS }}$ and $\mathrm{V}_{3 P 3 V_{x}}$ pins can be shorted together and an external 3.3$\checkmark$ power supply can be connected to both. This second option is suitable for the side facing the microcontroller, where a $5-\mathrm{V}$ supply may not be available.

### 8.3.2 Power Up

Until all power supplies on both sides of ISOUSB111 are above their respective UVLO thresholds, the device ignores any activity on the bus lines on both upstream and downstream side. Once the power supplies are above their UVLO thresholds, the device is ready to respond to activity on the bus lines.

### 8.3.3 Symmetric Operation, Dual-Role Port and Role-Reversal

ISOUSB111 supports symmetric operation. Normally, UD+ and UD- are upstream facing ports and connect to a host or hub. DD+ and DD- are downstream facing ports and connect to a peripheral. However, it is also possible to connect UD+ and UD- to a peripheral and DD+ and DD- to a host or hub. Whichever side sees a connect first ( $\mathrm{D}+$ or D - pulled up to 3.3 V ) becomes the downstream facing side. This feature enables implementation of dual-role port (for eg. Type-C dual-role port) and role-reversal (for eg. OTG Host Negotiation Protocol - HNP). Refer to How to Implement an Isolated USB 2.0 High-Speed, Type-C® DRP application note for details. In the rest of this document, DD+/DD- are treated as downstream facing ports, and UD+/UD- as upstream facing ports, but the various operations and features described are equally applicable if this assignment is swapped.

### 8.3.4 Connect and Speed Detection

When there is no peripheral device connected to the downstream side of ISOUSB111, internal $15 \mathrm{k} \Omega$ pull-down resistors on DD+ and DD- pins pull the bus lines to zero, creating an SEO state. When either the DD+ or DDlines is pulled up higher than the $\mathrm{V}_{1 H}$ threshold, for a time period higher than $\mathrm{T}_{\text {FILTCONN }}$, the ISOUSB111 device treats this as a connect. The ISOUSB111 device configures internal pull-up on the upstream side to match the pull-up detected on the downstream side. After connect is detected, the ISOUSB111 device waits for a reset to be asserted by the host/hub on the upstream side. Depending on whether DD+ or DD- is pulled up at the start of reset, the speed of the ISOUSB111 repeater is set. Once set, the speed of the repeater can only be changed after a power down or disconnect event.

### 8.3.5 Disconnect Detection

When in Full-speed (FS) and Low-speed (LS) modes, disconnection of a peripheral is indicated when the host/hub is not driving any signal on the upstream side, and when the downstream bus is in the SEO state ( Both DD+ and DD- are below the $\mathrm{V}_{\text {IL }}$ threshold) for a time period higher than $\mathrm{T}_{\mathrm{DDIS}}$. Upon disconnect detection in FS and LS modes, the ISOUSB111 device removes the pull-up resistor from the upstream side, thus allowing the upstream UD+ and UD- lines to discharge to zero. The ISOUSB111 then waits for the next connect event to occur.

### 8.3.6 Reset

The ISOUSB111 device detects Reset assertion (prolonged SEO state) on its upstream facing side, and transmits the same to the downstream facing side.

### 8.3.7 LS/FS Message Traffic

The ISOUSB111 device monitors the state of the bus on both upstream and downstream sides. The direction of communication is set by which side transitions from the LS/FS idle state first ( J to K transition). After that, data is transferred digitally across the barrier, and reconstructed on the other side. Data transmission continues till either an End-of-Packet (EOP) or a long idle is seen. At this point, the ISOUSB111 device tri-states its LS/FS transmitters, and waits for the next transition from the LS/FS idle state.

### 8.3.8 L2 Power Management State (Suspend) and Resume

The ISOUSB111 device supports Suspend low power state, also called L2 state in the USB 2.0 Link Power Management engineering change notice (ECN). Suspend mode is detected if the bus stays in the LS/FS idle state for more than 3 ms . When Suspend is detected from LS and FS idle state, the ISOUSB111 continues in the LS or FS idle state, at the same time reducing internal power consumption. The transition to the L2 low-power mode is completed within 10 ms .

Exit from L2 occurs through either Resume signaling from the host, on the upstream facing side of ISOUSB111, or Remote Wake signaling from the peripheral on the downstream facing side of ISOUSB111 followed by Resume signaling from the host/hub on the upstream facing side. Start of Resume or Wake are signaled by

ISOUSB111
www.ti.com
a ' K ' state by the host or the device respectively. The end of resume is signalled by the host by driving two low-speed bit times of SEO followed by a 'J' state. ISOUSB111 is able to replicate the resume and wake signaling appropriately both upstream and downstream. After Resume/Wake signaling the device returns to LS or FS idle state depending on the state it was in before entering the L2 state.

### 8.3.9 L1 Power Management State (Sleep) and Resume

The ISOUSB111 device supports the additional L1 or Sleep low power state defined in the USB 2.0 Link Power Management ECN. When L1 entry is detected from the LS and FS idle state, the ISOUSB111 continues in the LS or FS idle state, at the same time reducing internal power consumption. The transition to the L1 low-power mode is completed within $50 \mu \mathrm{~s}$.

Exit from L1 occurs through either Resume signaling from the host, on the upstream facing side of ISOUSB111, or Remote Wake signaling from the peripheral on the downstream facing side of ISOUSB111 followed by Resume signaling from the host/hub on the upstream facing side. Start of Resume or Wake are signaled by a 'K' state by the host or the device respectively. The end of resume is signalled by the host by driving two low-speed bit times of SEO followed by a 'J' state. ISOUSB111 is able to replicate the K signaling appropriately both upstream and downstream. After Resume/Wake signaling the device returns to LS or FS idle state depending on the state it was in before entering the L1 state.

### 8.4 Device Functional Modes

Table 8-1 lists the functional modes for the ISOUSB111 device.
Table 8-1. Function Table

| SIDE 1 <br> SUPPLY <br> $\mathbf{V}_{\text {BUS1 }}$, <br> $\mathbf{V}_{\text {3P3V1 }}$ <br> $(1)$ | BUS1 <br> (UD+, UD-) | SIDE 2 <br> SUPPLY <br> $\mathbf{V}_{\text {PIN }}$ | SIDE 2 <br> SUPPLY <br> $\mathbf{V}_{\text {BUS2 }}, \mathbf{V}_{\text {3P3V2 }}$ | BUS2 <br> (DD+, DD-) | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :--- |
| Powered | Active | H | Powered | Active | When both sides are powered, the state-of the bus is <br> reflected correctly from upstream to downstream and vice- <br> versa. |
| Powered | $15-\mathrm{k} \Omega$ PD | L | Powered | $15-\mathrm{k} \Omega$ PD | Disconnected state is presented on both upstream and <br> downstream |
| Powered | $15-\mathrm{k} \Omega$ PD | X | Unpowered | Z | If a side is not powered, the bus lines on that side are in <br> high-impedance state. |
| Unpowered | Z | X | Powered | $15-\mathrm{k} \Omega$ PD |  |
| Unpowered | Z | X | Unpowered | Undetermined |  |

(1) $\quad$ Powered $=\left(V_{B U S x} \geq U V^{+}{ }_{(V B U S x)}\right) \|\left(V_{B U S x}=V_{3 P 3 V x} \geq U V{ }_{\left({ }_{(V 3 P 3 V x}\right)}\right)$; Unpowered $=\left(V_{B U S x}<U V{ }_{-(V B U S x}\right) \&\left(V_{3 P 3 V x}<U V{ }_{-(V 3 P 3 V x)}\right) ; X=$ Irrelevant; H = High level; L = Low level; $Z=$ High impedance

## 9 Power Supply Recommendations

$0.1 \mu \mathrm{~F}$ capacitors are recommended to be placed very close to $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{Vx}}$ pins to GNDx. 1- $\mu \mathrm{F}$ capacitors are recommended to be placed placed very close to $V_{B U S x}$ pins to GNDx.

These decoupling capacitor recommendations are irrespective of whether the 3.3 V supplies are provided externally or generated using internal LDOs.

Refer to the Section 11.1.1 section for recommended placement of the decoupling capacitors. Small footprint capacitors (0402/0201) are recommended so that these may be placed very close to the supply pins and corresponding ground pins on the top layer without the use of vias.

While isolating a host/hub or bus-powered peripherals, isolated power is needed and can be generated with the help of a transformer driver such as Tl's SN6505B. For such applications, detailed power supply design, and transformer selection recommendations are available in the SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet.

## 10 Application and Implementation

## Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. Tl's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Typical Application

### 10.1.1 Isolated Host or Hub

Figure 10-1 shows an application for isolating a host or a hub using ISOUSB111. In this example, on the microntroller side, $\mathrm{V}_{3 P 3 \mathrm{~V} 1}$ and $\mathrm{V}_{\mathrm{BUS} 1}$ are together connected to an external 3.3-V supply. On the connector side, the VBUS from the USB connector is connected to $V_{\text {BUS2 }}$ and the $\mathrm{V}_{3 \text { P3V2 }}$ supply is generated using the internal 3.3-V LDO.

Decoupling capacitors are placed next to ISOUSB111 according to the recommendations provided in the Power Supply Recommendations section. An isolated DC-DC converter (such as the SN6505) is to provide power to the VBUS using the 3.3-V local supply. Note that, for a host or hub, the USB standard requires a $120-\mu \mathrm{F}$ capacitor to be placed on the VBUS so as to be able provide in-rush current when a downstream peripheral is attached. In addition, a $100-\mathrm{nF}$ capacitor is recommended close to the VBUS pin to handle tranisent currents.
ESD diodes with low capacitance and low dynamic resistance, such as PESD5V0C1USF, may be placed on D+ and $D$ - lines. A ferrite bead, with dc resistance less than $100 \mathrm{~m} \Omega$, may be optionally placed between VBUS pin of the connector and the $\mathrm{V}_{\text {BUS }}$ pin of ISOUSB111, as shown in the figure, to suppress transients such as ESD.


Figure 10-1. Isolated Host or Hub with ISOUSB111

### 10.1.2 Isolated Peripheral - Self-Powered

Figure 10-2 shows an application for isolating a self-powered peripheral using ISOUSB111. In this example, on the microntroller side, $\mathrm{V}_{3 \mathrm{P} 3 \mathrm{~V} 2}$ and $\mathrm{V}_{\mathrm{BUS} 2}$ are together connected to an external $3.3-\mathrm{V}$ supply. On the connector side, the VBUS from the USB connector is connected to $\mathrm{V}_{B U S 1}$ and the $\mathrm{V}_{3 P 3 V 1}$ supply is generated using the internal 3.3-V LDO.

Decoupling capacitors are placed next to ISOUSB111 according to the recommendations provided in the Power Supply Recommendations section. Note that the USB standard requires that, for a peripheral, the total capacitor value on VBUS must be less than $10-\mu \mathrm{F}$. A 100-nF capacitor is recommended close to the VBUS pin to handle tranisent currents.

ESD diodes with low capacitance and low dynamic resistance, such as PESD5V0C1USF, may be placed on D+ and D- lines. A ferrite bead, with dc resistance less than $100 \mathrm{~m} \Omega$, may be optionally placed between VBUS pin of the connector and the $\mathrm{V}_{\text {BUS }}$ pin of ISOUSB111, as shown in the figure, to suppress transients such as ESD.


Figure 10-2. Isolated Self-Powered Peripheral with ISOUSB111

### 10.1.3 Isolated Peripheral - Bus-Powered

Figure 10-3 shows an application for isolating a self-powered peripheral using ISOUSB111. In this example, an isolated DC-DC converter (for example: SN6505) is used to create a 3.3-V local supply while deriving power from the USB VBUS. On the microntroller side, $\mathrm{V}_{3 P 3 \mathrm{~V} 2}$ and $\mathrm{V}_{\mathrm{BUS2}}$ are together connected to an external 3.3-V supply. On the connector side, the VBUS from the USB connector is connected to $\mathrm{V}_{B U S 1}$ and the $\mathrm{V}_{3 P 3 \mathrm{~V} 1}$ supply is generated using the internal 3.3-V LDO.

Decoupling capacitors are placed next to ISOUSB111 according to the recommendations provided in the Power Supply Recommendations section. Note that the USB standard requires that, for a peripheral, the total capacitor value on VBUS, including any decoupling capacitors reflected from the secondary side through the isolated DC-DC converter, must be less than $10-\mu \mathrm{F}$. A $100-\mathrm{nF}$ capacitor is recommended close to the VBUS pin to handle tranisent currents.

ESD diodes with low capacitance and low dynamic resistance, such as PESD5V0C1USF, may be placed on D+ and D- lines. A ferrite bead, with dc resistance less than $100 \mathrm{~m} \Omega$, may be optionally placed between VBUS pin of the connector and the $\mathrm{V}_{\text {BUS }}$ pin of ISOUSB111, as shown in the figure, to suppress transients such as ESD.


Figure 10-3. Isolated Bus-Powered Peripheral using ISOUSB111

### 10.1.4 Application Curve

### 10.1.4.1 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See Figure 10-4 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of $20 \%$ for working voltage and $50 \%$ for lifetime which translates into minimum required insulation lifetime of 30 years at a working voltage that's $20 \%$ higher than the specified value.
Figure 10-5 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is $1500 \mathrm{~V}_{\text {RMS }}$ with a lifetime of 169 years. Other factors, such as package size, pollution degree, material group, etc. can further limit the working voltage of the component. The working voltage of DW-16 and DWX-16 packages is specified upto $1500 \mathrm{~V}_{\mathrm{RMs}}$. At the lower working voltages, the corresponding insulation lifetime is much longer than 169 years.


Oven at $150{ }^{\circ} \mathrm{C}$
Figure 10-4. Test Setup for Insulation Lifetime Measurement


Figure 10-5. Insulation Lifetime Projection Data

## 11 Layout

### 11.1 Layout Guidelines

Two layers are sufficient to accomplish a low EMI PCB design.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- For best performance, it is recommended to minimize the length of $D+/ D$ - board traces from the MCU to ISOUSB111, and from ISOUSB111 to the connector. Vias and stubs on D+/D- lines must be avoided.
- Placing a solid ground plane just below the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. $D+$ and $D$ - traces must be designed for $90-\Omega$ differential impedance and as close to $45-\Omega$ single ended impedance as possible.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately $100 \mathrm{pF} / \mathrm{in}^{2}$.
- Decoupling capacitors must be placed on the top layer, and the routing between the capacitors and the corresponding to supply and ground pins must be completed in the top layer itself. There should not be any vias in the routing path between the decoupling capacitors and the corresponding supply and ground pins.
- ESD structures must be placed on the top layer, close to the connector, and right on the D+/D- traces without vias. Ground routing for the ESD structures must be made in the top layer if possible, else must have a strong connection to the ground plane with multiple vias.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.


### 11.1.1 Layout Example

The layout example in this section shows the recommended placement for de-coupling capacitors and ESD protection diodes. A continuous ground plane is recommended below the D+/D- signal traces. Small footprint capacitors (0402/0201) are recommended so that these may be placed very close to the supply pins and corresponding ground pins and connected using the top layer. There should not be any vias in the routing path between the decoupling capacitors and the corresponding supply and ground pins. The ESD protection diodes should be placed close to the connector with a strong connection to the ground plane. The example shown is for an isolated host or hub, but similar considerations apply for isolated peripherals also. The $120-\mu \mathrm{F}$ capacitor on VBUS only applies to host or hub and should not be used for peripherals. A ferrite bead, with dc resistance less than $100 \mathrm{~m} \Omega$, may be optionally placed on the VBUS route, after the 100-nF (and 120- $\mu \mathrm{F}$ ) capacitors to prevent transients such as ESD from affecting the rest of the circuits.
For best performance, it is recommended to minimize the length of $D+/ D$ - board traces from the MCU to ISOUSB111, and from ISOUSB111 to the connector. Vias and stubs on D+/D- lines must be avoided.


Figure 11-1. Layout Example for ISOUSB111

### 11.1.2 PCB Material

For digital circuit boards operating at less than 500 Mbps , (or rise and fall times greater than 1 ns ), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over lower-cost alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics.

## 12 Device and Documentation Support

### 12.1 Documentation Support

### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, Isolation Glossary


### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E ${ }^{T M}$ support forums are an engineer's go-to source for fast, verified answers and design help - straight from the experts. Search existing answers or ask your own question to get the quick design help you need.
Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect Tl's views; see TI's Terms of Use.

### 12.4 Trademarks

TI E2E ${ }^{\text {TM }}$ is a trademark of Texas Instruments.
All trademarks are the property of their respective owners.

### 12.5 Electrostatic Discharge Caution

> This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
> ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.


NOTES:

1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm , per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm , per side.
5. Reference JEDEC registration MS-013.

SLLSFC6B - NOVEMBER 2021 - REVISED JULY 2022

## EXAMPLE BOARD LAYOUT <br> SOIC - 2.65 mm max height

SOIC


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.


NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## PACKAGE OUTLINE



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Ref. JEDEC registration MS-013

Texas
INSTRUMENTS
www.ti.com


NOTES: (continued)
5. Publication IPC-7351 may have alternate designs.
6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

TEXAS
INSTRUMENTS
www.ti.com


NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
8. Board assembly site may have different recommendations for stencil design.

TEXAS
INSTRUMENTS
www.ti.com

### 13.1 Tape and Reel Information



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE


| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | $\begin{aligned} & \text { Reel } \\ & \text { Width W1 } \\ & (\mathrm{mm}) \end{aligned}$ | $\underset{(\mathrm{mm})}{\mathrm{A} 0}$ | $\begin{gathered} \text { B0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { K0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \text { P1 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{W} \\ (\mathrm{~mm}) \end{gathered}$ | Pin1 Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISOUSB111DWR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 |
| ISOUSB111DWXR | SSOP | DWX | 16 | 1000 | 330.0 | 16.4 | 12.05 | 6.15 | 3.3 | 16.0 | 16.0 | Q1 |



| Device | Package Type | Package Drawing | Pins | SPQ | Length $(\mathbf{m m})$ | Width $(\mathbf{m m})$ | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISOUSB111DWR | SOIC | DW | 16 | 2000 | 350.0 | 350.0 | 43.0 |
| ISOUSB111DWXR | SSOP | DWX | 16 | 1000 | 350.0 | 350.0 | 43.0 |

INSTRUMENTS

## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISOUSB111DWR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS \& Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | ISOUSB111 | Samples |
| XISOUSB111DWR | ACTIVE | SOIC | DW | 16 | 2000 | TBD | Call TI | Call TI | -40 to 125 |  | Samples |
| XISOUSB111DWXR | ACTIVE | SSOP | DWX | 16 | 1000 | TBD | Call TI | Call TI | -40 to 125 |  | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. Tl may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

TAPE AND REEL INFORMATION


TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :--- | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> W1 $(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISOUSB111DWR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ISOUSB111DWR | SOIC | DW | 16 | 2000 | 350.0 | 350.0 | 43.0 |

This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.


## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other Tl intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.
TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated

