www.ti.com

SCDS034M-JULY 1997-REVISED AUGUST 2005

#### **FEATURES**

- Standard '245-Type Pinout
- 5- $\Omega$  Switch Connection Between Two Ports
- Rail-to-Rail Switching on Data I/O Ports
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation

DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW)



NC - No internal connection

- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)





NC - No internal connection

#### **DESCRIPTION/ORDERING INFORMATION**

The SN74CBTLV3245A provides eight bits of high-speed bus switching in a standard '245 device pinout. The low on-state resistance of the switch allows connections to be made with minimal propagation delay.

The device is organized as one 8-bit switch. When output enable  $(\overline{OE})$  is low, the 8-bit bus switch is on, and port A is connected to port B. When  $\overline{OE}$  is high, the switch is open, and the high-impedance state exists between the two ports.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKAG            | E <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|-------------------|------------------|-----------------------|------------------|--|
|                | QFN – RGY         | Tape and reel    | SN74CBTLV3245ARGYR    | CL245A           |  |
|                | SOIC - DW         | Tube             | SN74CBTLV3245ADW      | - CBTLV3245A     |  |
| 1000 / 0500    | 301C - DW         | Tape and reel    | SN74CBTLV3245ADWR     | CB1LV3243A       |  |
|                | SSOP (QSOP) – DBQ | Tape and reel    | SN74CBTLV3245ADBQR    | CBTLV3245A       |  |
| –40°C to 85°C  | TSSOP - PW        | Tape and reel    | SN74CBTLV3245APWR     | CL245A           |  |
|                | TVSOP - DGV       | Tape and reel    | SN74CBTLV3245ADGVR    | CL245A           |  |
|                | VFBGA – GQN       | Tape and reel    | SN74CBTLV3245AGQNR    | CL245A           |  |
|                | VFBGA – ZQN       | Tape and reel    | SN74CBTLV3245AZQNR    | CL245A           |  |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## GQN OR ZQN PACKAGE



#### TERMINAL ASSIGNMENTS(1)

|   | 1   | 2  | 3               | 4  |
|---|-----|----|-----------------|----|
| Α | A1  | NC | V <sub>cc</sub> | ŌĒ |
| В | A3  | B2 | A2              | B1 |
| С | A5  | A4 | B4              | B3 |
| D | A7  | B6 | A6              | B5 |
| Е | GND | A8 | B8              | B7 |

(1) NC - No internal connection

#### **FUNCTION TABLE**

| INPUT<br>OE | FUNCTION        |
|-------------|-----------------|
| L           | A port = B port |
| Н           | Disconnect      |

#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



### SIMPLIFIED SCHEMATIC, EACH FET SWITCH







SCDS034M-JULY 1997-REVISED AUGUST 2005

# Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                    |                            | MIN  | MAX | UNIT |
|------------------|------------------------------------|----------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage range               |                            | -0.5 | 4.6 | V    |
| $V_{I}$          | Input voltage range <sup>(2)</sup> |                            | -0.5 | 4.6 | V    |
|                  | Continuous channel current         |                            |      | 128 | mA   |
| I <sub>IK</sub>  | Input clamp current                | V <sub>I/O</sub> < 0       |      | -50 | mA   |
|                  | input dualip duriont               | DBQ package <sup>(3)</sup> |      | 68  |      |
|                  |                                    | DGV package <sup>(3)</sup> |      | 92  |      |
| $\theta_{JA}$    | Package thermal impedance          | DW package <sup>(3)</sup>  |      | 58  | °C/W |
|                  |                                    | PW package <sup>(3)</sup>  |      | 83  |      |
|                  |                                    | RGY package <sup>(4)</sup> |      | 37  |      |
| T <sub>stg</sub> | Storage temperature range          |                            | -65  | 150 | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (3) The package thermal impedance is calculated in accordance with JESD 51-7.
- (4) The package thermal impedance is calculated in accordance with JESD 51-5.

### Recommended Operating Conditions<sup>(1)</sup>

|                 |                                                  |                                            | MIN | MAX | UNIT |
|-----------------|--------------------------------------------------|--------------------------------------------|-----|-----|------|
| $V_{CC}$        | Supply voltage                                   |                                            | 2.3 | 3.6 | V    |
| V               | V <sub>IH</sub> High-level control input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V           | 1.7 |     | V    |
| V <sub>IH</sub> | High-level control input voltage                 | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2   |     | V    |
| V               | Low lovel control input voltage                  | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |     | 0.7 | V    |
| $V_{IL}$        | Low-level control input voltage                  | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |     |     | V    |
| $T_A$           | Operating free-air temperature                   | ·                                          | -40 | 85  | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### SN74CBTLV3245A LOW-VOLTAGE OCTAL FET BUS SWITCH

SCDS034M-JULY 1997-REVISED AUGUST 2005



#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER             |                |                                                              | TEST CONDITIONS             |                                        |  |    |      |    |
|-----------------------|----------------|--------------------------------------------------------------|-----------------------------|----------------------------------------|--|----|------|----|
| V                     | Control inputs | \\\\ 2.\\                                                    | Ι 10 m Λ                    |                                        |  |    | -1.2 | ٧  |
| V <sub>IK</sub>       | Data inputs    | $V_{CC} = 3 V$ ,                                             | $I_I = -18 \text{ mA}$      |                                        |  |    | -0.8 | V  |
| I                     |                | V <sub>CC</sub> = 3.6 V,                                     | $V_I = V_{CC}$ or GND       |                                        |  |    | ±60  | μΑ |
| I <sub>off</sub>      |                | $V_{CC} = 0$ ,                                               | $V_I$ or $V_O = 0$ to 3.6 V |                                        |  |    | 40   | μΑ |
| I <sub>CC</sub>       |                | $V_{CC} = 3.6 \text{ V},$                                    | $I_{O} = 0,$                | $V_I = V_{CC}$ or GND                  |  |    | 20   | μΑ |
| $\Delta I_{CC}^{(2)}$ | Control inputs | $V_{CC} = 3.6 \text{ V},$                                    | One input at 3 V,           | Other inputs at V <sub>CC</sub> or GND |  |    | 300  | μΑ |
| Ci                    | Control inputs | V <sub>I</sub> = 3 V or 0                                    |                             |                                        |  | 4  |      | pF |
| C <sub>io(OFF)</sub>  |                | $V_{O} = 3 \text{ V or } 0,$                                 | OE = V <sub>CC</sub>        |                                        |  | 9  |      | pF |
|                       |                |                                                              | V <sub>1</sub> = 0          | I <sub>O</sub> = 64 mA                 |  | 5  | 8    |    |
|                       |                | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | V <sub>1</sub> = 0          | I <sub>O</sub> = 24 mA                 |  | 5  | 8    |    |
| r <sub>on</sub> (3)   |                |                                                              | $V_{I} = 1.7 V,$            | I <sub>O</sub> = 15 mA                 |  | 27 | 40   | Ω  |
| Ion (°)               |                |                                                              | V = 0                       | I <sub>O</sub> = 64 mA                 |  | 5  | 7    | 52 |
|                       |                | V <sub>CC</sub> = 3 V                                        | $V_I = 0$                   | I <sub>O</sub> = 24 mA                 |  | 5  | 7    |    |
|                       |                |                                                              | V <sub>I</sub> = 2.4 V,     | I <sub>O</sub> = 15 mA                 |  | 10 | 15   |    |

All typical values are at  $V_{CC}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C. This is the increase in supply current for each input that is at the specified voltage level, rather than  $V_{CC}$  or GND.

#### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER                      | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = 3<br>± 0.3 |      | UNIT |
|--------------------------------|-----------------|----------------|------------------------------|--------------|------------------------------|------|------|
|                                | (INFOT)         | (001F01)       | MIN                          | MAX          | MIN                          | MAX  |      |
| t <sub>pd</sub> <sup>(1)</sup> | A or B          | B or A         |                              | 0.15         |                              | 0.25 | ns   |
| t <sub>en</sub>                | <u>OE</u>       | A or B         | 1                            | 6            | 1                            | 4.7  | ns   |
| t <sub>dis</sub>               | ŌĒ              | A or B         | 1                            | 6.1          | 1                            | 6.4  | ns   |

(1) The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals.





#### PARAMETER MEASUREMENT INFORMATION



| TEST                               | S1                |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2×V <sub>CC</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

| V <sub>CC</sub> | CL    | R <sub>L</sub> | ${f V}_{\Delta}$ |
|-----------------|-------|----------------|------------------|
| 2.5 V ±0.2 V    | 30 pF | 500 Ω          | 0.15 V           |
| 3.3 V ±0.3 V    | 50 pF | 500 Ω          | 0.3 V            |





VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS





VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \Omega$ ,  $t_r \leq 2$  ns.  $t_f \leq 2$  ns.
- D. The outputs are measured one at a time with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms

www.ti.com 13-Jul-2022

#### **PACKAGING INFORMATION**

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| 74CBTLV3245ADWG4   | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3245A           | Samples |
| 74CBTLV3245APWRE4  | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | TBD          | Call TI                       | Call TI             | -40 to 85    |                      | Samples |
| 74CBTLV3245APWRG4  | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CL245A               | Samples |
| SN74CBTLV3245ADBQR | ACTIVE     | SSOP         | DBQ                | 20   | 2500           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | CBTLV3245A           | Samples |
| SN74CBTLV3245ADGVR | ACTIVE     | TVSOP        | DGV                | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CL245A               | Samples |
| SN74CBTLV3245ADW   | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3245A           | Samples |
| SN74CBTLV3245ADWE4 | ACTIVE     | SOIC         | DW                 | 20   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3245A           | Samples |
| SN74CBTLV3245ADWR  | ACTIVE     | SOIC         | DW                 | 20   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CBTLV3245A           | Samples |
| SN74CBTLV3245APW   | ACTIVE     | TSSOP        | PW                 | 20   | 70             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | CL245A               | Samples |
| SN74CBTLV3245APWR  | ACTIVE     | TSSOP        | PW                 | 20   | 2000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM  | -40 to 85    | CL245A               | Samples |
| SN74CBTLV3245ARGYR | ACTIVE     | VQFN         | RGY                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | CL245A               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74CBTLV3245APWRG4  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74CBTLV3245ADBQR | SSOP            | DBQ                | 20 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74CBTLV3245ADGVR | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CBTLV3245ADWR  | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74CBTLV3245APWR  | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74CBTLV3245ARGYR | VQFN            | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 3-Jun-2022



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | Pins SPQ Length (r |       | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|--------------------|-------|------------|-------------|
| 74CBTLV3245APWRG4  | TSSOP        | PW              | 20   | 2000               | 356.0 | 356.0      | 35.0        |
| SN74CBTLV3245ADBQR | SSOP         | DBQ             | 20   | 2500               | 356.0 | 356.0      | 35.0        |
| SN74CBTLV3245ADGVR | TVSOP        | DGV             | 20   | 2000               | 367.0 | 367.0      | 35.0        |
| SN74CBTLV3245ADWR  | SOIC         | DW              | 20   | 2000               | 367.0 | 367.0      | 45.0        |
| SN74CBTLV3245APWR  | TSSOP        | PW              | 20   | 2000               | 356.0 | 356.0      | 35.0        |
| SN74CBTLV3245ARGYR | VQFN         | RGY             | 20   | 3000               | 367.0 | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 74CBTLV3245ADWG4   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74CBTLV3245ADW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74CBTLV3245ADWE4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN74CBTLV3245APW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



DBQ (R-PDSO-G20)

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.
- D. Falls within JEDEC MO-137 variation AD.



### DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 3.5 x 4.5, 0.5 mm pitch

PLASTIC QUAD FGLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated