## SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H - AUGUST 1987 - REVISED JUNE 2000

- Meet or Exceed the Requirements of TIA/EIA-422-B, TIA/EIA-485-A<sup>†</sup> and ITU Recommendations V.11 and X.27
- Operate at Data Rates up to 35 Mbaud
- Four Skew Limits Available:

SN65ALS176 . . . 15 ns SN75ALS176 . . . 10 ns SN75ALS176A . . . 7.5 ns SN75ALS176B . . . 5 ns

- Designed for Multipoint Transmission on Long Bus Lines in Noisy Environments
- Low Supply-Current Requirements
   ... 30 mA Max
- Wide Positive and Negative Input/Output Bus-Voltage Ranges
- Thermal Shutdown Protection
- Driver Positive and Negative Current Limiting
- Receiver Input Hysteresis
- Glitch-Free Power-Up and Power-Down Protection
- Receiver Open-Circuit Fail-Safe Design

# D OR P PACKAGE (TOP VIEW) R 1 8 V<sub>CC</sub> RE 2 7 B DE 3 6 A D 4 5 GND

# description

The SN65ALS176 and SN75ALS176 series differential bus transceivers are designed for bidirectional data communication on multipoint bus transmission lines. They are designed for balanced transmission lines and meet TIA/EIA-422-B, TIA/EIA-485-A, and ITU Recommendations V.11 and X.27.

The SN65ALS176 and SN75ALS176 series combine a 3-state, differential line driver and a differential input line receiver, both of which operate from a single 5-V power supply. The driver and receiver have active-high and active-low enables, respectively, that can be connected together externally to function as a direction control. The driver differential outputs and the receiver differential inputs are connected internally to form a differential input/output (I/O) bus port that is designed to offer minimum loading to the bus when the driver is disabled or  $V_{CC} = 0$ . This port features wide positive and negative common-mode voltage ranges, making the device suitable for party-line applications.

The SN65ALS176 is characterized for operation from  $-40^{\circ}$ C to  $85^{\circ}$ C. The SN75ALS176 series is characterized for operation from  $0^{\circ}$ C to  $70^{\circ}$ C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

† These devices meet or exceed the requirements of TIA/EIA-485-A, except for the Generator Contention Test (para. 3.4.2) and the Generator Current Limit (para. 3.4.3). The applied test voltage ranges are –6 V to 8 V for the SN75ALS176, SN75ALS176A, and SN75ALS176B and –4 V to 8 V for the SN65ALS180.



#### **AVAILABLE OPTIONS**

|               |                                   | PACKAGED                                    | DEVICES                                     |
|---------------|-----------------------------------|---------------------------------------------|---------------------------------------------|
| TA            | <sup>t</sup> sk(lim) <sup>†</sup> | SMALL OUTLINE (D)‡                          | PLASTIC DIP<br>(P)                          |
| 0°C to 70°C   | 10<br>7.5<br>5                    | SN75ALS176D<br>SN75ALS176AD<br>SN75ALS176BD | SN75ALS176P<br>SN75ALS176AP<br>SN75ALS176BP |
| -40°C to 85°C | 15                                | SN65ALS176D                                 | SN65ALS176P                                 |

<sup>†</sup> This is the maximum range that the driver or receiver delay times vary over temperature, V<sub>CC</sub>, and process (device to device).

#### **Function Tables**

#### DRIVER

| INPUT | ENABLE | OUTPUTS |   |
|-------|--------|---------|---|
| D     | DE     | Α       | В |
| Н     | Н      | Н       | L |
| L     | Н      | L       | Н |
| Х     | L      | Z       | Z |

H = high level, L = low level, X = irrelevant, Z = high impedance

#### **RECEIVER**

| DIFFERENTIAL<br>INPUTS<br>A-B                           | EN <u>AB</u> LE<br>RE | OUTPUT<br>R |
|---------------------------------------------------------|-----------------------|-------------|
| V <sub>ID</sub> ≥ 0.2 V                                 | L                     | Н           |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | L                     | ?           |
| V <sub>ID</sub> ≤ -0.2 V                                | L                     | L           |
| X                                                       | Н                     | Z           |
| Inputs open                                             | L                     | Н           |

H = high level, L = low level, X = irrelevant, Z = high impedance

# logic symbol§



§ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



<sup>&</sup>lt;sup>‡</sup> The D package is available taped and reeled. Add the suffix R to the device type (e.g., SN75ALS176DR).

SLLS040H - AUGUST 1987 - REVISED JUNE 2000

#### schematics of inputs and outputs



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                     | 7 V            |
|------------------------------------------------------------------|----------------|
| Voltage range at any bus terminal                                | –7 V to 12 V   |
| Enable input voltage, V <sub>I</sub>                             | 5.5 V          |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package | 97°C/W         |
| P package                                                        |                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds     | 260°C          |
| Storage temperature range, T <sub>stq</sub>                      | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential I/O bus voltage, are with respect to network ground terminal.
  - 2. The package thermal impedance is calculated in accordance with JESD 51.

# SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H - AUGUST 1987 - REVISED JUNE 2000

#### recommended operating conditions (unless otherwise noted)

|                                                                                                   |                   | MIN | NOM  | MAX        | UNIT |
|---------------------------------------------------------------------------------------------------|-------------------|-----|------|------------|------|
| Supply voltage, V <sub>CC</sub>                                                                   | 4.75              | 5   | 5.25 | V          |      |
| Input voltage at any bus terminal (separately or common mode), V <sub>I</sub> or V <sub>I</sub> C |                   |     |      | 12         | V    |
| input voltage at any bus terminal (separately of common mode), vpor vpc                           | _                 |     |      | <b>-</b> 7 | V    |
| High-level input voltage, VIH                                                                     | D, DE, and RE     | 2   |      |            | V    |
| Low-level input voltage, V <sub>IL</sub>                                                          | D, DE, and RE     |     |      | 0.8        | V    |
| Differential input voltage, V <sub>ID</sub> (see Note 3)                                          |                   |     |      | ±12        | V    |
| High-level output current, IOH                                                                    | Driver            |     |      | -60        | mA   |
| riigirievei output current, IOH                                                                   | Receiver          |     |      | -400       | μΑ   |
| Low lovel output outront les                                                                      | Driver            |     |      | 60         | mA   |
| Low-level output current, IOL Receiver                                                            |                   |     |      | 8          | IIIA |
| Operating free-air temperature, T <sub>A</sub>                                                    | SN65ALS176        | -40 |      | 85         | °C   |
| Operating free-all temperature, 1 <sub>A</sub>                                                    | SN75ALS176 series | 0   |      | 70         |      |

NOTE 3: Differential input/output bus voltage is measured at the noninverting terminal A with respect to the inverting terminal B.



SLLS040H - AUGUST 1987 - REVISED JUNE 2000

#### **DRIVER SECTION**

# electrical characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                           | TEST CO                                   | ONDITIONS†            | MIN                          | TYP‡ | MAX     | UNIT |
|---------------------|-----------------------------------------------------|-------------------------------------------|-----------------------|------------------------------|------|---------|------|
| ٧ıK                 | Input clamp voltage                                 | I <sub>I</sub> = -18 mA                   |                       |                              |      | -1.5    | V    |
| ٧o                  | Output voltage                                      | I <sub>O</sub> = 0                        |                       | 0                            |      | 6       | V    |
| V <sub>OD1</sub>    | Differential output voltage                         | I <sub>O</sub> = 0                        |                       | 1.5                          |      | 6       | V    |
| IV <sub>OD2</sub> I | Differential output voltage                         | R <sub>L</sub> = 100 Ω,                   | See Figure 1          | 1/2V <sub>OD1</sub><br>or 2§ |      |         | V    |
|                     |                                                     | $R_L = 54 \Omega$ ,                       | See Figure 1          | 1.5                          | 2.5  | 5       | V    |
| V <sub>OD3</sub>    | Differential output voltage                         | $V_{test} = -7 V to 12 V$ ,               | See Figure 2          | 1.5                          |      | 5       | V    |
| Δ V <sub>OD</sub>   | Change in magnitude of differential output voltage¶ | $R_L = 54 \Omega \text{ or } 100 \Omega,$ | See Figure 1          |                              |      | ±0.2    | V    |
| Voc                 | Common-mode output voltage                          | $R_L = 54 \Omega \text{ or } 100 \Omega,$ | See Figure 1          |                              |      | 3<br>–1 | V    |
| Δ Vocl              | Change in magnitude of common-mode output voltage¶  | $R_L$ = 54 $\Omega$ or 100 $\Omega$ ,     | See Figure 1          |                              |      | ±0.2    | V    |
| la.                 | Output current                                      | Outputs disabled                          | V <sub>O</sub> = 12 V |                              |      | 1       | mA   |
| Ю                   | Output current                                      | (see Note 4)                              | V <sub>O</sub> = -7 V |                              |      | -0.8    | IIIA |
| lіН                 | High-level input current                            | V <sub>I</sub> = 2.4 V                    |                       |                              |      | 20      | μΑ   |
| I <sub>ΙL</sub>     | Low-level input current                             | V <sub>I</sub> = 0.4 V                    |                       |                              |      | -400    | μΑ   |
|                     |                                                     | V <sub>O</sub> = -4 V                     | SN65ALS176            |                              |      | -250    |      |
|                     |                                                     | V <sub>O</sub> = -6 V                     | SN75ALS176            |                              |      | -250    |      |
| los                 | Short-circuit output current#                       | V <sub>O</sub> = 0                        |                       |                              |      | -150    | mA   |
|                     |                                                     | VO = VCC                                  |                       |                              |      | 250     |      |
|                     |                                                     | V <sub>O</sub> = 8 V                      |                       |                              |      | 250     |      |
| lcc                 | Supply current                                      | No load                                   | Outputs enabled       |                              | 23   | 30      | mA   |
| ان                  | Сарріу Саноні                                       | 110 1000                                  | Outputs disabled      |                              | 19   | 26      | 1117 |

<sup>†</sup> The power-off measurement in TIA/EIA-422-B applies to disabled outputs only and is not applied to combined inputs and outputs.

NOTE 4: This applies for power on and power off. Refer to TIA/EIA-485-A for exact conditions. The TIA/EIA-422-B limit does not apply for a combined driver and receiver terminal.

<sup>&</sup>lt;sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> The minimum  $V_{OD2}$  with a 100- $\Omega$  load is either 1/2  $V_{OD1}$  or 2 V, whichever is greater.

<sup>¶</sup>  $\Delta$ |VOD| and  $\Delta$ |VOC| are the changes in magnitude of VOD and VOC, respectively, that occur when the input is changed from one logic state to the other.

<sup>#</sup> Duration of the short circuit should not exceed one second for this test.

## SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H - AUGUST 1987 - REVISED JUNE 2000

#### switching characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

#### **SN65ALS176**

|                     | PARAMETER                           |                      | TEST CONDITION          | NS           | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------------|----------------------|-------------------------|--------------|-----|-----|-----|------|
| t <sub>d</sub> (OD) | Differential output delay time      | $R_L = 54 \Omega$ ,  | $C_L = 50 pF$ ,         | See Figure 3 |     |     | 15  | ns   |
| tsk(p)              | Pulse skew <sup>‡</sup>             | $R_L = 54 \Omega$ ,  | $C_L = 50 pF$ ,         | See Figure 3 |     | 0   | 2   | ns   |
| tsk(lim)            | Pulse skew§                         | $R_L = 54 \Omega$ ,  | $C_L = 50 pF$ ,         | See Figure 3 |     |     | 15  | ns   |
| t <sub>t</sub> (OD) | Differential output transition time | $R_L = 54 \Omega$ ,  | $C_L = 50 pF$ ,         | See Figure 3 |     | 8   |     | ns   |
| <sup>t</sup> PZH    | Output enable time to high level    | $R_L = 110 \Omega$ , | $C_L = 50 pF$ ,         | See Figure 4 |     |     | 80  | ns   |
| tPZL                | Output enable time to low level     | $R_L = 110 \Omega$ , | C <sub>L</sub> = 50 pF, | See Figure 5 |     |     | 30  | ns   |
| tPHZ                | Output disable time from high level | $R_L = 110 \Omega$ , | C <sub>L</sub> = 50 pF, | See Figure 4 |     |     | 50  | ns   |
| tPLZ                | Output disable time from low level  | $R_L = 110 \Omega$ , | C <sub>L</sub> = 50 pF, | See Figure 5 |     |     | 30  | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### SN75ALS176, SN75ALS176A, SN75ALS176B

|                     | PARAMETER                      |              |                      | TEST CONDITIO           | NS           | MIN | TYP† | MAX  | UNIT |
|---------------------|--------------------------------|--------------|----------------------|-------------------------|--------------|-----|------|------|------|
|                     | <b></b>                        | 'ALS176      |                      |                         |              | 3   | 8    | 13   |      |
| td(OD)              | Differential output delay time | 'ALS176A     | $R_L = 54 \Omega$ ,  | $C_{L} = 50 pF$ ,       | See Figure 3 | 4   | 7    | 11.5 | ns   |
|                     | delay time                     | 'ALS176B     | 1                    |                         |              | 5   | 8    | 10   |      |
| tsk(p)              | Pulse skew <sup>‡</sup>        |              | $R_L = 54 \Omega$ ,  | $C_L = 50 pF$ ,         | See Figure 3 |     | 0    | 2    | ns   |
|                     |                                | 'ALS176      |                      |                         |              |     |      | 10   |      |
| tsk(lim)            | Pulse skew§                    | 'ALS176A     | $R_L = 54 \Omega$ ,  | $C_{L} = 50 pF$ ,       | See Figure 3 |     |      | 7.5  | ns   |
|                     |                                | 'ALS176B     | 1                    |                         |              |     |      | 5    |      |
| t <sub>t</sub> (OD) | Differential output transi     | tion time    | $R_L = 54 \Omega$ ,  | C <sub>L</sub> = 50 pF, | See Figure 3 |     | 8    |      | ns   |
| <sup>t</sup> PZH    | Output enable time to hi       | gh level     | $R_L = 110 \Omega$ , | C <sub>L</sub> = 50 pF, | See Figure 4 |     | 23   | 50   | ns   |
| tPZL                | Output enable time to lo       | w level      | $R_L = 110 \Omega$ , | C <sub>L</sub> = 50 pF, | See Figure 5 |     | 14   | 20   | ns   |
| <sup>t</sup> PHZ    | Output disable time from       | n high level | $R_L = 110 \Omega$ , | C <sub>L</sub> = 50 pF, | See Figure 4 |     | 20   | 35   | ns   |
| t <sub>PLZ</sub>    | Output disable time from       | n low level  | $R_L = 110 \Omega$ , | $C_L = 50 pF$ ,         | See Figure 5 |     | 8    | 17   | ns   |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

#### **SYMBOL EQUIVALENTS**

| DATA-SHEET<br>PARAMETER | TIA/EIA-422-B                       | TIA/EIA-485-A                                   |
|-------------------------|-------------------------------------|-------------------------------------------------|
| Vo                      | V <sub>oa</sub> , V <sub>ob</sub>   | V <sub>oa</sub> , V <sub>ob</sub>               |
| IV <sub>OD1</sub> I     | Vo                                  | Vo                                              |
| IV <sub>OD2</sub> I     | $V_t (R_L = 100 \Omega)$            | $V_t (R_L = 54 \Omega)$                         |
| IV <sub>OD3</sub> I     | None                                | V <sub>t</sub> (test termination measurement 2) |
| Δ V <sub>OD</sub>       | $  V_t  -  \overline{V}_t  $        | $  V_t  -  \overline{V}_t  $                    |
| Voc                     | V <sub>os</sub>                     | V <sub>os</sub>                                 |
| ∆IVOCI                  | $ V_{OS} - \overline{V}_{OS} $      | $ V_{OS} - \overline{V}_{OS} $                  |
| los                     | I <sub>sa</sub>  ,  I <sub>sb</sub> | None                                            |
| IO                      | $ I_{xa} ,  I_{xb} $                | l <sub>ia</sub> , l <sub>ib</sub>               |



<sup>‡</sup> Pulse skew is defined as the |tpLH - tpHL| of each channel of the same device.

<sup>§</sup> Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

<sup>‡</sup> Pulse skew is defined as the |tpLH - tpHL| of each channel of the same device.

<sup>§</sup> Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

SLLS040H - AUGUST 1987 - REVISED JUNE 2000

#### **RECEIVER SECTION**

electrical characteristics over recommended ranges of common-mode input voltage, supply voltage, and operating free-air temperature range (unless otherwise noted)

|                   | PARAMETER                                                 | TEST C                                     | ONDITIONS                 | MIN   | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------|-----------------------------------------------------------|--------------------------------------------|---------------------------|-------|------------------|------|------|
| V <sub>IT+</sub>  | Positive-going input threshold voltage                    | $V_0 = 2.7 V$ ,                            | $I_{O} = -0.4 \text{ mA}$ |       |                  | 0.2  | V    |
| V <sub>IT</sub> _ | Negative-going input threshold voltage                    | $V_0 = 0.5 V$ ,                            | I <sub>O</sub> = 8 mA     | -0.2‡ |                  |      | V    |
| V <sub>hys</sub>  | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                            |                           |       | 60               |      | mV   |
| VIK               | Enable-input clamp voltage                                | I <sub>I</sub> = -18 mA                    |                           |       |                  | -1.5 | V    |
| Vон               | High-level output voltage                                 | V <sub>ID</sub> = 200 mV,<br>See Figure 6  | $I_{OH} = -400 \mu A,$    | 2.7   |                  |      | ٧    |
| VOL               | Low-level output voltage                                  | V <sub>ID</sub> = -200 mV,<br>See Figure 6 | $I_{OL} = 8 \text{ mA},$  |       |                  | 0.45 | V    |
| loz               | High-impedance-state output current                       | V <sub>O</sub> = 0.4 V to 2.4 V            |                           |       |                  | ±20  | μΑ   |
| \/.               | Line input surrent                                        | Other input = 0 V                          | V <sub>I</sub> = 12 V     |       |                  | 1    | A    |
| VI                | Line input current                                        | (see Note 5)                               | V <sub>I</sub> = −7 V     |       |                  | -0.8 | mA   |
| lιΗ               | High-level-enable input current                           | V <sub>IH</sub> = 2.7 V                    |                           |       |                  | 20   | μΑ   |
| Ι <sub>Ι</sub> L  | Low-level-enable input current                            | V <sub>IL</sub> = 0.4 V                    |                           |       |                  | -100 | μΑ   |
| rj                | Input resistance                                          |                                            |                           | 12    | 20               |      | kΩ   |
| los               | Short-circuit output current                              | V <sub>ID</sub> = 200 mV,                  | V <sub>O</sub> = 0        | -15   |                  | -85  | mA   |
| loo               | Supply ourrent                                            | No load                                    | Outputs enabled           |       | 23               | 30   | mΛ   |
| ICC               | Supply current                                            | No load                                    | Outputs disabled          |       | 19               | 26   | mA   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less positive (more negative) limit is designated minimum, is used in this data sheet for common-mode input voltage and threshold voltage levels only.

NOTE 5: This applies for power on and power off. Refer to TIA/EIA-485-A for exact conditions.

## SN65ALS176, SN75ALS176, SN75ALS176A, SN75ALS176B DIFFERENTIAL BUS TRANSCEIVERS

SLLS040H - AUGUST 1987 - REVISED JUNE 2000

switching characteristics over recommended ranges of supply voltage and operating free-air temperature range (unless otherwise noted)

#### **SN65ALS176**

| PARAMETER        |                                     | TEST CO                                            | NDITIONS                | MIN | TYP <sup>†</sup> | MAX | UNIT |
|------------------|-------------------------------------|----------------------------------------------------|-------------------------|-----|------------------|-----|------|
| t <sub>pd</sub>  | Propagation time                    | V <sub>ID</sub> = −1.5 V to 1.5 V,<br>See Figure 7 | C <sub>L</sub> = 15 pF, |     |                  | 25  | ns   |
| tsk(p)           | Pulse skew§                         | V <sub>ID</sub> = -1.5 V to 1.5 V,<br>See Figure 7 | C <sub>L</sub> = 15 pF, |     | 0                | 2   | ns   |
| tsk(lim)         | Pulse skew¶                         | $R_L = 54 \Omega$ ,<br>See Figure 3                | C <sub>L</sub> = 50 pF, |     |                  | 15  | ns   |
| tPZH             | Output enable time to high level    | $C_L = 15 pF,$                                     | See Figure 8            |     | 11               | 18  | ns   |
| tPZL             | Output enable time to low level     | C <sub>L</sub> = 15 pF,                            | See Figure 8            |     | 11               | 18  | ns   |
| <sup>t</sup> PHZ | Output disable time from high level | C <sub>L</sub> = 15 pF,                            | See Figure 8            |     |                  | 50  | ns   |
| tPLZ             | Output disable time from low level  | C <sub>L</sub> = 15 pF,                            | See Figure 8            |     | •                | 30  | ns   |

 $<sup>\</sup>overline{\dagger}$  All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### SN75ALS176, SN75ALS176A, SN75ALS176B

|                    | PARAMETER               |               | TEST CO                                                      | NDITIONS        | MIN  | TYP <sup>†</sup> | MAX  | UNIT |
|--------------------|-------------------------|---------------|--------------------------------------------------------------|-----------------|------|------------------|------|------|
|                    |                         | 'ALS176       |                                                              | 0 45 5          | 9    | 14               | 19   |      |
| t <sub>pd</sub>    | Propagation time        | 'ALS176A      | V <sub>ID</sub> = −1.5 V to 1.5 V,<br>See Figure 7           | $C_L = 15 pF$ , | 10.5 | 14               | 18   | ns   |
|                    |                         | 'ALS176B      | Geo riguie r                                                 |                 | 11.5 | 13               | 16.5 |      |
| <sup>t</sup> sk(p) | Pulse skew‡             |               | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$<br>See Figure 7 | $C_L = 15 pF,$  |      | 0                | 2    | ns   |
|                    |                         | 'ALS176       |                                                              | 0               |      |                  | 10   |      |
| tsk(lim)           | Pulse skew§             | 'ALS176A      | $R_L$ = 54 Ω,<br>See Figure 3                                | $C_L = 50 pF$ , |      |                  | 7.5  | ns   |
|                    |                         | 'ALS176B      | Goo r iguro o                                                |                 |      |                  | 5    |      |
| tPZH               | Output enable time to   | high level    | C <sub>L</sub> = 15 pF,                                      | See Figure 8    |      | 7                | 14   | ns   |
| tPZL               | Output enable time to   | low level     | C <sub>L</sub> = 15 pF,                                      | See Figure 8    |      | 20               | 35   | ns   |
| tPHZ               | Output disable time fro | om high level | C <sub>L</sub> = 15 pF,                                      | See Figure 8    |      | 20               | 35   | ns   |
| tPLZ               | Output disable time fro | om low level  | C <sub>L</sub> = 15 pF,                                      | See Figure 8    |      | 8                | 17   | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver V<sub>OD2</sub> and V<sub>OC</sub>



<sup>§</sup> Pulse skew is defined as the |tplH - tpHL| of each channel of the same device.

 $<sup>\</sup>P$  Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

<sup>‡</sup>Pulse skew is defined as the |tplH - tpHL| of each channel of the same device.

<sup>§</sup> Skew limit is the maximum difference in propagation delay times between any two channels of any two devices.

#### PARAMETER MEASUREMENT INFORMATION



Figure 2. Driver VOD3



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50 \Omega$ .
  - C.  $t_{d(OD)} = t_{d(ODH)}$  or  $t_{d(ODL)}$

Figure 3. Driver Test Circuit and Voltage Waveforms



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_{\Gamma} \leq$  6 ns,  $t_{f} \leq$  6 ns,  $t_{O} = 50 \Omega$ .

Figure 4. Driver Test Circuit and Voltage Waveforms

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  6 ns,  $t_f \leq$  6 ns,  $t_f \leq$  6 ns,  $t_f \leq$  1 MHz, 50% duty cycle,  $t_f \leq$  1 mHz,  $t_$ 

Figure 5. Driver Test Circuit and Voltage Waveforms



Figure 6. Receiver VOH and VOL Test Circuit



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_r \leq$  6 ns,  $t_f \leq$  6 ns,  $Z_O = 50 \Omega$ .
- C.  $t_{pd} = t_{PLH}$  or  $t_{PHL}$

Figure 7. Receiver Test Circuit and Voltage Waveforms



#### PARAMETER MEASUREMENT INFORMATION







**VOLTAGE WAVEFORMS** 

NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

B. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle,  $t_f \leq$  6 ns,  $t_f \leq$  8 ns,  $t_f \leq$  9 ns

Figure 8. Receiver Test Circuit and Voltage Waveforms

#### TYPICAL CHARACTERISTICS<sup>†</sup>





<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

#### RECEIVER TYPICAL CHARACTERISTICS<sup>†</sup>









<sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.



#### TYPICAL CHARACTERISTICS<sup>†</sup>



<sup>&</sup>lt;sup>†</sup> Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.

# APPLICATION INFORMATION



NOTE A: The line should terminate at both ends in its characteristic impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible.

Figure 18. Typical Application Circuit



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power<br>Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                       |                        | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated



#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------|
| SN65ALS176D      | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DE4    | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DG4    | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DR     | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DRE4   | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176DRG4   | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN65ALS176P      | OBSOLETE              | PDIP            | Р                  | 8    |               | TBD                       | Call TI          | Call TI                      |
| SN75ALS176AD     | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADE4   | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADG4   | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADR    | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADRE4  | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176ADRG4  | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176AP     | ACTIVE                | PDIP            | Р                  | 8    | 50            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176APE4   | ACTIVE                | PDIP            | Р                  | 8    | 50            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176BD     | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDE4   | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDG4   | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDR    | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDRE4  | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BDRG4  | ACTIVE                | SOIC            | D                  | 8    | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176BP     | ACTIVE                | PDIP            | Р                  | 8    | 50            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176BPE4   | ACTIVE                | PDIP            | Р                  | 8    | 50            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176D      | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DE4    | ACTIVE                | SOIC            | D                  | 8    | 75            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |



#### PACKAGE OPTION ADDENDUM

23-Apr-2007

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN75ALS176DG4    | ACTIVE                | SOIC            | D                  | 8    | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DR     | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DRE4   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176DRG4   | ACTIVE                | SOIC            | D                  | 8    | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN75ALS176P      | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN75ALS176PE4    | ACTIVE                | PDIP            | Р                  | 8    | 50             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN65ALS176DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |
| SN75ALS176ADR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |
| SN75ALS176BDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |
| SN75ALS176DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4     | 5.2     | 2.1     | 8.0        | 12.0      | Q1               |





\*All dimensions are nominal

| 7 til dillionorio are memiliar |              |                 |      |      |             |            |             |  |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| SN65ALS176DR                   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |
| SN75ALS176ADR                  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |
| SN75ALS176BDR                  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |
| SN75ALS176DR                   | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |  |

# D (R-PDSO-G8)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AA.



#### P (R-PDIP-T8)

#### PLASTIC DUAL-IN-LINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001

For the latest package information, go to http://www.ti.com/sc/docs/package/pkg\_info.htm

www.ti.com 13-Jul-2022

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN65ALS176D      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65A176                  | Samples |
| SN65ALS176DR     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 65A176                  | Samples |
| SN75ALS176AD     | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7A176A                  | Samples |
| SN75ALS176ADR    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7A176A                  | Samples |
| SN75ALS176ADRE4  | ACTIVE     | SOIC         | D                  | 8    | 2500           | TBD          | Call TI                       | Call TI            | 0 to 70      |                         | Samples |
| SN75ALS176ADRG4  | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7A176A                  | Samples |
| SN75ALS176AP     | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | 75ALS176A               | Samples |
| SN75ALS176BD     | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7A176B                  | Samples |
| SN75ALS176BDR    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 7A176B                  | Samples |
| SN75ALS176BP     | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | 75ALS176B               | Samples |
| SN75ALS176D      | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75A176                  | Samples |
| SN75ALS176DR     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | 75A176                  | Samples |
| SN75ALS176P      | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | 75ALS176                | Samples |
| SN75ALS176PE4    | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | 75ALS176                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE**: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> **RoHS**: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65ALS176DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75ALS176ADR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75ALS176BDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN75ALS176DR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65ALS176DR  | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75ALS176ADR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75ALS176BDR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN75ALS176DR  | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

#### **TUBE**



\*All dimensions are nominal

| til dilitoriolorio dio rioriiliai |              |              |      |     | L.     |        |        |        |
|-----------------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| Device                            | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
| SN65ALS176D                       | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75ALS176AD                      | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75ALS176AP                      | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75ALS176BD                      | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75ALS176BP                      | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75ALS176D                       | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN75ALS176P                       | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| SN75ALS176PE4                     | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# P (R-PDIP-T8)

# PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated