

# 20-W STEREO DIGITAL AUDIO POWER AMPLIFIER

Check for Samples: TAS5701

#### **FEATURES**

- Audio Input/Output
  - 20-W Into an 8-Ω Load From an 18-V Supply
  - Wide PVDD Range (0 V to 21 V)
  - Efficient Class-D Operation Eliminates
     Need for Heat Sinks
  - Two Serial Audio Inputs (3 Audio channels)
  - Supports 32-kHz to 192-kHz Sample Rates (LJ/RJ/I<sup>2</sup>S)
  - Line-Level Subwoofer PWM Outputs
- Audio/PWM Processing
  - BD (Filter-free) Modulation Supporting Bridge-Tied Loads ONLY
  - 4-Step Volume Control (0 dB, 6 dB, 12 dB, 18 dB)
    - All Channels Share Same Control
  - Soft Mute (50% Duty Cycle)
  - DC Blocking Filters
  - Fixed Maximum Modulation Limit At 97.7%
  - ≥100-dB SNR Measured at Maximum Output With THD+N = 1%, 1 kHz,
     A-Weighted Noise, Gain = 0 dB
  - THD < 0.1% at 1/2 Rated Power

#### General Features

- 5-V Tolerant Inputs (See pin list for details on which inputs are 5-V tolerant)
- Shutdown Mode for Low Power Consumption
- Thermal and Short-Circuit Protection
- Autodetect: Automatically Detect
   Sample-Rate Changes No Need for
   External Microprocessor Intervention

#### DESCRIPTION

The TAS5701 is a 20-W efficient, digital audio power amplifier for driving stereo bridge-tied speakers. Two serial data inputs support up to 3 discrete audio channels. The SDIN1 input is routed to the internal left and right outputs. The SDIN2 input is dedicated to the SUB\_PWM± outputs.

The TAS5701 is a clock slave-only device receiving clocks from external sources. The TAS5701 operates at a 384-kHz switching rate for 32-, 48-, 96-, and 192-kHz data and 352.8-kHz switching rate 44.1-,88.2-, and 176.4-kHz data. The 8x oversampling combined with the fourth-order noise shaper provides a flat noise floor and excellent dynamic range from 20 Hz to 20 kHz.







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### SIMPLIFIED APPLICATION DIAGRAM



B0264-08



### **FUNCTIONAL BLOCK DIAGRAM**







Figure 1. Power Stage Functional Block Diagram



### 64-PIN, HTQFP PACKAGE (TOP VIEW)

#### **PAP Package** (Top View) Δ. PVDD PVDD BST BST 55 56 OUT A \_\_\_ 48 ☐ OUT D PVDD A 2 47 PVDD D PVDD A 3 46 PVDD\_D BST\_A [ 4 45 BST\_D GVDD\_AB [ 5 GVDD\_CD 44 VDD □ 6 43 **VREG** 7 TEST1 □ 42 **GND** OC ADJ \_\_\_ 8 41 **GND** SUB\_PWM+ 9 FAULT [ 40 AVDD [ 39 SUB\_PWM-10 AVSS □ 11 38 **VALID** PLL FLTM [ 37 **BKND ERR** 12 PLL FLTP 13 36 **MCLK** VR ANA □ 14 35 □ DVDD DVDD $\square$ 15 34 ☐ CONFIG\_1 RESET \_\_\_\_ 16 33 CONFIG 2 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 VREG\_EN I VR\_DIG [ SDIN2 SDIN1 DVSSO MUTE LRCLK SCLK DVSS -ORMAT0 GAIN 0 **-ORMAT2** GAIN\_1 P0071-03

#### **PIN FUNCTIONS**

| PIN      | PIN JO(1) 5-V TERMINATION DESCRIPT |     | DESCRIPTION |         |                                                                                                                                                                                           |  |  |  |  |  |
|----------|------------------------------------|-----|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME     | NO.                                | 1/0 | TOLERANT    | (2) (3) | DESCRIPTION                                                                                                                                                                               |  |  |  |  |  |
| AVDD     | 10                                 | Р   |             |         | 3.3-V Analog power supply                                                                                                                                                                 |  |  |  |  |  |
| AVSS     | 11                                 | Р   |             |         | Analog 3.3-V supply ground                                                                                                                                                                |  |  |  |  |  |
| BKND_ERR | 37                                 | DI  |             | Pullup  | Active low. A back-end error sequence is initiated by applying a logic low to this pin. Connect to an external power stage. If no external power stage is used, connect directly to DVDD. |  |  |  |  |  |
| BST_A    | 4                                  | Р   |             |         | High-side bootstrap supply for half-bridge A                                                                                                                                              |  |  |  |  |  |
| BST_B    | 57                                 | Р   |             |         | High-side bootstrap supply for half-bridge B                                                                                                                                              |  |  |  |  |  |
| BST_C    | 56                                 | Р   |             |         | High-side bootstrap supply for half-bridge C                                                                                                                                              |  |  |  |  |  |

- TYPE: A = analog; D = 3.3-V digital; P = power/ground/decoupling; I = input; O = output
- All pullups are 20-µA weak pullups and all pulldowns are 20-µA weak pulldowns. The pullups and pulldowns are included to assure proper input logic levels if the terminals are left unconnected (pullups  $\rightarrow$  logic 1 input; pulldowns  $\rightarrow$  logic 0 input). Devices that drive inputs with pullups must be able to sink 50 µA while maintaining a logic-0 drive level. Devices that drive inputs with pulldowns must be able to source 50 µA while maintaining a logic-1 drive level.
- If desired, low-ESR capacitance values can be implemented by paralleling two or more ceramic capacitors of equal value. Paralleling capacitors of equal value provides an extended high-frequency supply decoupling. This approach avoids the potential of producing parallel resonance circuits that have been observed when paralleling capacitors of different values.

Product Folder Link(s): TAS5701



# PIN FUNCTIONS (continued)

| PIN      | I      | (1)                | 5-V      | TERMINATION | No (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|--------|--------------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.    | I/O <sup>(1)</sup> | TOLERANT | (2) (3)     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| BST_D    | 45     | Р                  |          |             | High-side bootstrap supply for half-bridge D                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CONFIG_2 | 33     | Р                  |          | Pulldown    | Input/output configuration. Connect this terminal directly to GND.                                                                                                                                                                                                                                                                                                                                                                                           |
| CONFIG_1 | 34     | Р                  |          | Pulldown    | Input/output configuration. Connect this terminal directly to DVDD.                                                                                                                                                                                                                                                                                                                                                                                          |
| DVDD     | 15, 35 | Р                  |          |             | 3.3-V Digital power supply                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DVSS     | 26     | Р                  |          |             | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DVSSO    | 20     | Р                  |          |             | Oscillator ground                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| FAULT    | 9      | DO                 |          |             | Overtemperature, undervoltage, and overcurrent fault reporting. Active low indicates fault. If high, normal operation.                                                                                                                                                                                                                                                                                                                                       |
| FORMAT2  | 30     | DI                 |          | Pulldown    | Digital data format select MSB.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| FORMAT1  | 31     | DI                 |          | Pulldown    | Digital data format select LSB.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| FORMAT0  | 32     | DI                 |          | Pulldown    | Digital data format select.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GAIN_1   | 28     | DI                 | 5-V      |             | MSB of gain select.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GAIN_0   | 29     | DI                 | 5-V      |             | LSB of gain select. GAIN_0 and GAIN_1 allow 4 possible gain selections.                                                                                                                                                                                                                                                                                                                                                                                      |
| GND      | 41, 42 | Р                  |          |             | Analog ground for power stage.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| GVDD_AB  | 5      | Р                  |          |             | Gate drive voltage for half-bridges A and B (10.8 V to 13.2 V)                                                                                                                                                                                                                                                                                                                                                                                               |
| GVDD_CD  | 44     | Р                  |          |             | Gate drive voltage for half-bridges C and D (10.8 V to 13.2 V)                                                                                                                                                                                                                                                                                                                                                                                               |
| LRCLK    | 22     | DI                 | 5-V      |             | Input serial audio data left/right clock (sampling rate clock)                                                                                                                                                                                                                                                                                                                                                                                               |
| MCLK     | 36     | DI                 | 5-V      |             | Clock master input. The input frequency of this clock can range from 4.9 MHz to 49 MHz.                                                                                                                                                                                                                                                                                                                                                                      |
| MUTE     | 21     | DI                 | 5-V      | Pullup      | Performs a soft mute of outputs, active-low. A logic low on this pin sets the outputs equal to 50% duty cycle. A logic high on this pin allows normal operation. The mute control provides a noiseless volume ramp to silence. Releasing mute provides a noiseless ramp to previous volume.                                                                                                                                                                  |
| OC_ADJ   | 8      | AO                 |          |             | Analog overcurrent programming. Requires 22-k $\!\Omega$ resistor to ground.                                                                                                                                                                                                                                                                                                                                                                                 |
| OSC_RES  | 19     | AO                 |          |             | Oscillator trim resistor. Connect an 18.2-k $\!\Omega$ (1% tolerance is required) resistor to DVSSO.                                                                                                                                                                                                                                                                                                                                                         |
| OUT_A    | 1, 64  | 0                  |          |             | Output, half-bridge A                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OUT_B    | 60, 61 | 0                  |          |             | Output, half-bridge B                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OUT_C    | 52, 53 | 0                  |          |             | Output, half-bridge C                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OUT_D    | 48, 49 | 0                  |          |             | Output, half-bridge D                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PDN      | 17     | DI                 | 5-V      | Pullup      | Power down, active-low. PDN stops all clocks, and outputs stop switching whenever a logic low is applied. When PDN is released, the device powers up all logic, starts all clocks, and performs a soft start that returns to the previous configuration changes to FORMATx and GAINx pins are ignored on PDN cycling.                                                                                                                                        |
| PGND_AB  | 62, 63 | Р                  |          |             | Power ground for half-bridges A and B                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PGND_CD  | 50, 51 | Р                  |          |             | Power ground for half-bridges C and D                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PLL_FLTM | 12     | AO                 |          |             | PLL negative loop filter terminal                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PLL_FLTP | 13     | Al                 |          |             | PLL positive loop filter terminal                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PVDD_A   | 2, 3   | Р                  |          |             | Power supply input for half-bridge output A (0 V–21 V)                                                                                                                                                                                                                                                                                                                                                                                                       |
| PVDD_B   | 58, 59 | Р                  |          |             | Power supply input for half-bridge output B (0 V–21 V)                                                                                                                                                                                                                                                                                                                                                                                                       |
| PVDD_C   | 54, 55 | Р                  |          |             | Power supply input for half-bridge output C (0 V–21 V)                                                                                                                                                                                                                                                                                                                                                                                                       |
| PVDD_D   | 46, 47 | Р                  |          |             | Power supply input for half-bridge output D(0 V–21 V)                                                                                                                                                                                                                                                                                                                                                                                                        |
| RESET    | 16     | DI                 | 5-V      | Pullup      | Reset, active-low. A system reset is generated by applying a logic low to this terminal. RESET is an asynchronous control signal that sets the VALID outputs low, and places the PWM in the hard mute state (stop switching). Gain is immediately set to full attenuation. Upon the release of RESET, if PDN is high, the system performs a 4-ms to 5-ms device initialization and sets the gain and format to the settings determined by the hardware pins. |



### **PIN FUNCTIONS (continued)**

| PIN      |     | (1)                | 5-V      | TERMINATION |                                                                                                                                                                             |  |  |
|----------|-----|--------------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO. | I/O <sup>(1)</sup> | TOLERANT | (2) (3)     |                                                                                                                                                                             |  |  |
| SCLK     | 23  | DI                 | 5-V      |             | Serial audio data clock (shift clock). SCLK is the serial audio port input data bit clock.                                                                                  |  |  |
| SDIN1    | 25  | DI                 | 5-V      |             | Serial audio data 1 input is one of the serial data input ports. SDIN1 supports three discrete (stereo) data formats.                                                       |  |  |
| SDIN2    | 24  | DI                 | 5-V      |             | Serial audio data 2 input is one of the serial data input ports. SDIN2 supports three discrete (stereo) data formats.                                                       |  |  |
| SUB_PWM- | 39  | DO                 |          |             | Subwoofer negative PWM output. BD modulated signal.                                                                                                                         |  |  |
| SUB_PWM+ | 40  | DO                 |          |             | Subwoofer positive PWM output. BD modulated signal.                                                                                                                         |  |  |
| TEST1    | 7   | DI                 |          |             | Test pin. Connect directly to GND.                                                                                                                                          |  |  |
| VALID    | 38  | DO                 |          |             | Output indicating validity of ALL PWM channels, active-high. This pin is connected to an external power stage. If no external power stage is used, leave this pin floating. |  |  |
| VDD      | 6   | Р                  |          |             | Power supply for VREG (10.8 V to 13.2 V)                                                                                                                                    |  |  |
| VR_ANA   | 14  | Р                  |          |             | Internally regulated 1.8-V analog supply voltage. This terminal must not be used to power external devices.                                                                 |  |  |
| VR_DIG   | 27  | Р                  |          |             | Internally regulated 1.8-V analog supply voltage. This terminal must not be used to power external devices.                                                                 |  |  |
| VREG     | 43  | Р                  |          |             | Digital regulator output. Not to be used for powering external circuitry.                                                                                                   |  |  |
| VREG_EN  | 18  | DI                 |          | Pulldown    | Voltage regulator enable. Connect directly to GND.                                                                                                                          |  |  |

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                    |                                                                     | VALUE                                                                                  | UNIT |
|--------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|
|                    | GVDD, VDD                                                           | -0.3 to 13.2                                                                           |      |
|                    | PVDD                                                                | -0.3 to 23                                                                             |      |
| Cupply voltogo     | DVDD                                                                | -0.3 to 3.6                                                                            | V    |
| Supply voltage     | AVDD                                                                | -0.3 to 3.6                                                                            | V    |
|                    | OUT_X to GND_X                                                      | -0.3 to 30                                                                             |      |
|                    | BST_X to GND_X                                                      | -0.3 to 43.2                                                                           |      |
| Input voltage      | 3.3-V digital input                                                 | -0.5 to DVDD + 0.5                                                                     | V    |
| input voitage      | 5-V tolerant <sup>(2)</sup> digital input                           | -0.3 to 13.2<br>-0.3 to 23<br>-0.3 to 3.6<br>-0.3 to 3.6<br>-0.3 to 30<br>-0.3 to 43.2 | V    |
| Input clamp curre  | ent, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > 1.8 V) | ±20                                                                                    | mA   |
| Output clamp cu    | rrent, $I_{OK}$ ( $V_O < 0$ or $V_O > 1.8 \text{ V}$ )              | ±20                                                                                    | mA   |
| Operating free-ai  | ir temperature                                                      | 0 to 85                                                                                | °C   |
| Operating junction | on temperature range                                                | 0 to 150                                                                               | °C   |
| Storage tempera    | ture range, T <sub>stg</sub>                                        | -40 to 125                                                                             | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operation conditions are not implied. Exposure to absolute-maximum conditions for extended periods may affect device reliability.

(2) 5-V tolerant inputs are PDN, RESET, MUTE, SCLK, LRCLK, MCLK, SDIN1, SDIN2.



#### THERMAL INFORMATION

|                   | THERMAL METRIC <sup>(1)(2)</sup>             | TAS5701       | LINUTO |
|-------------------|----------------------------------------------|---------------|--------|
|                   | THERMAL METRIC                               | PAP (64 PINS) | UNITS  |
| $\theta_{JA}$     | Junction-to-ambient thermal resistance       | 27.2          |        |
| $\theta_{JCtop}$  | Junction-to-case (top) thermal resistance    | 16            |        |
| $\theta_{\sf JB}$ | Junction-to-board thermal resistance         | 13            | 90044  |
| ΨЈТ               | Junction-to-top characterization parameter   | 0.1           | °C/W   |
| ΨЈВ               | Junction-to-board characterization parameter | 7.9           |        |
| $\theta_{JCbot}$  | Junction-to-case (bottom) thermal resistance | 0.9           |        |

 <sup>(1)</sup> For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 (2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

| -                     |                                      |                                                         | MIN  | NOM | MAX  | UNIT |
|-----------------------|--------------------------------------|---------------------------------------------------------|------|-----|------|------|
|                       | Gate drive supply voltage            | GVDD, VDD                                               | 10.8 | 12  | 13.2 | V    |
|                       | Output bridge supply voltage         | PVDD                                                    | 0    |     | 21   | V    |
|                       | Digita supply voltage                | DVDD                                                    | 3    | 3.3 | 3.6  | V    |
|                       | Analog supply voltage                | AVDD                                                    | 3    | 3.3 | 3.6  | V    |
| V <sub>IH</sub>       | High-level input voltage             | 3.3-V TTL, 5-V tolerant                                 | 2    |     |      | V    |
| V <sub>IL</sub>       | Low-level input voltage              | 3.3-V TTL, 5-V tolerant                                 |      |     | 0.8  | V    |
| T <sub>A</sub>        | Operating ambient temperature range  |                                                         | 0    |     | 85   | °C   |
| TJ                    | Operating junction temperature range |                                                         | 0    |     | 150  | °C   |
| R <sub>L</sub> (BTL)  |                                      |                                                         | 6.0  | 8   |      |      |
| R <sub>L</sub> (SE)   | Load impedance                       | Output filter: L = 22 $\mu$ H, C = 680 nF.              | 3.2  | 4   |      | Ω    |
| R <sub>L</sub> (PBTL) |                                      |                                                         | 3.2  | 4   |      |      |
| L <sub>O</sub> (BTL)  |                                      |                                                         |      | 10  |      |      |
| L <sub>O</sub> (SE)   | Output-filter inductance             | Minimum output inductance under short-circuit condition |      | 10  |      | μН   |
| L <sub>O</sub> (PBTL) |                                      | Short chedit condition                                  |      | 10  |      |      |

### **PWM OPERATION AT RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                            | TEST CONDITIONS                       | MODE                        | VALUE | UNIT |
|--------------------------------------|---------------------------------------|-----------------------------|-------|------|
|                                      | 32-kHz data rate ±2%                  | 12x sample rate             | 384   | kHz  |
| Output sample rate 2x–1x oversampled | 44.1-, 88.2-, 176.4-kHz data rate ±2% | 8x, 4x, and 2x sample rates | 352.8 | kHz  |
| oversamplea                          | 48-, 96-, 192-kHz data rate ±2%       | 8x, 4x, and 2x sample rates | 384   | kHz  |

### PLL INPUT PARAMETERS AND EXTERNAL FILTER COMPONENTS

|                    | PARAMETER                                | TEST CONDITIONS                                                         | MIN | TYP | MAX  | UNIT  |
|--------------------|------------------------------------------|-------------------------------------------------------------------------|-----|-----|------|-------|
| f <sub>MCLKI</sub> | Frequency, MCLK (1 / t <sub>cyc2</sub> ) |                                                                         | 4.9 |     | 49.2 | MHz   |
|                    | MCLK duty cycle                          |                                                                         | 40% | 50% | 60%  |       |
|                    | MCLK minimum high time                   | ≥2-V MCLK = 49.152 MHz, within the min and max duty cycle constraints   | 8   |     |      | ns    |
|                    | MCLK minimum low time                    | ≤0.8-V MCLK = 49.152 MHz, within the min and max duty cycle constraints | 8   |     |      | ns    |
|                    | LRCLK allowable drift before LRCLK reset |                                                                         |     |     | 4    | MCLKs |
|                    | External PLL filter capacitor C1         | SMD 0603 Y5V                                                            |     | 47  |      | nF    |
|                    | External PLL filter capacitor C2         | SMD 0603 Y5V                                                            |     | 4.7 |      | nF    |
|                    | External PLL filter resistor R           | SMD 0603, metal film                                                    |     | 470 |      | Ω     |

Product Folder Link(s): TAS5701



### **ELECTRICAL CHARACTERISTICS**

### **DC Characteristics**

|                            | PARAMETE                                                     | $VDD = 3.3 \text{ V}, \text{ R}_{L} = 8 \Omega \text{ (unless)}$ <b>R</b>                                                                  | TEST CONDITIONS                      | MIN | TYP  | MAX | UNIT   |
|----------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----|------|-----|--------|
| V <sub>OH</sub>            | High-level output voltage                                    | 3.3-V TTL and 5-V tolerant (1)                                                                                                             | $I_{OH} = -4 \text{ mA}$             | 2.4 |      |     | ٧      |
| V <sub>OL</sub>            | Low-level output voltage                                     | 3.3-V TTL and 5-V tolerant (1)                                                                                                             | I <sub>OL</sub> = 4 mA               |     |      | 0.5 | ٧      |
| I <sub>IL</sub>            | Low-level input current                                      | LRCLK, <u>SCLK, SDIN</u> x, MCLK,<br>GAIN_x, <del>VREG_EN,</del><br>FORMATx, CONFIG_x                                                      | V <sub>I</sub> = 0 V, DVDD = 3.6 V   |     |      | ±2  | μА     |
|                            | ·                                                            | BKND_ERR, RESET, PDN, MUTE                                                                                                                 | V <sub>I</sub> = 0 V, DVDD = 3.6 V   |     |      | ±50 | ·<br>L |
|                            |                                                              | $\overline{\text{RESET}}, \overline{\text{PDN}}, \overline{\text{MUTE}}, \overline{\text{GAIN}\_x}, \\ \overline{\text{BKND}\_\text{ERR}}$ | V <sub>I</sub> = 3.6 V, DVDD = 3.6 V |     |      | ±2  | l      |
| I <sub>IH</sub>            | High-level input current                                     | VREG_EN, FORMAT_x,<br>CONFIG_x, LRCLK, SCLK,<br>SDINx, MCLK                                                                                | V <sub>I</sub> = 3.6 V, DVDD = 3.6 V |     |      | ±50 | μА     |
|                            |                                                              | RESET, PDN, MUTE, LRCLK, SCLK, SDINx, MCLK, GAIN_x                                                                                         | V <sub>I</sub> = 5.5 V, DVDD = 3.6 V |     |      | ±50 | l      |
|                            |                                                              |                                                                                                                                            | Normal mode, 50% duty cycle          |     | 65   | 80  | ı,     |
| $I_{DD}$                   | Input digital supply current                                 | Supply voltage (DVDD, AVDD)                                                                                                                | Power down (PDN = low)               |     | 8    | 16  | mA     |
|                            |                                                              |                                                                                                                                            | Reset (RESET = low)                  |     | 23   | 33  |        |
|                            |                                                              |                                                                                                                                            | Normal mode, 50% duty cycle          |     | 5    | 10  | l.     |
| $I_{\text{GVDD}}$          | Gate supply current per GVDD_xx input                        |                                                                                                                                            | RESET = 0                            |     | 2.2  | 4   | mA     |
|                            | OVBB_XX IIIput                                               |                                                                                                                                            | PDN = 0                              |     | 2.2  | 4   |        |
| I <sub>PVDD</sub>          | Input power supply current                                   |                                                                                                                                            | No load                              |     | 30   | 60  | mA     |
| $I_{PVDD}(\overline{PDN})$ | Power-down current                                           |                                                                                                                                            | No load, $\overline{PDN} = 0$        |     | 1    | 100 | μΑ     |
| I <sub>PVDD</sub> (RESET)  | Reset current                                                |                                                                                                                                            | No load, RESET = 0                   |     | 1    | 100 | μА     |
| _                          | Drain-to-source resistance, LS                               | T <sub>J</sub> = 25°C, includes metallization resistance                                                                                   |                                      |     | 140  |     | 0      |
| r <sub>DS(on)</sub>        | Drain-to-source resistance, HS                               | T <sub>J</sub> = 25°C, includes metallization resistance                                                                                   |                                      | 140 |      |     | mΩ     |
| I/O Protection             |                                                              |                                                                                                                                            |                                      | •   |      |     |        |
| $V_{uvp}$                  | Undervoltage protection limit                                | PVDD falling                                                                                                                               |                                      |     | 9.2  |     | V      |
| V <sub>uvp,hyst</sub>      | Undervoltage protection limit                                | PVDD rising                                                                                                                                |                                      |     | 9.6  |     | V      |
| OTE (2)                    | Overtemperature error                                        |                                                                                                                                            |                                      |     | 150  |     | °C     |
| OTE <sub>HYST</sub> (2)    | Extra temperature drop required to recover from error        |                                                                                                                                            |                                      |     | 30   |     | °C     |
| OLPC                       | Overload protection counter                                  | f <sub>PWM</sub> = 384 kHz                                                                                                                 |                                      |     | 1.25 |     | ms     |
| loc                        | Overcurrent limit protection                                 | $R_{OCP} = 22 \text{ k}\Omega$                                                                                                             |                                      |     | 4.5  |     | Α      |
| Гост                       | Overcurrent response time                                    |                                                                                                                                            |                                      |     | 150  |     | ns     |
| R <sub>OCP</sub>           | OC programming resistor range                                | Resistor tolerance = 5% for typical value; the minimum resistance should not be less than 20 $k\Omega$ .                                   |                                      | 20  | 22   |     | kΩ     |
| R <sub>PD</sub>            | Internal pulldown resistor at the output of each half-bridge | Connected when RESET is active to provide bootstrap capacitor charge.                                                                      |                                      |     | 3    |     | kΩ     |

<sup>(1) 5-</sup>V tolerant inputs are PDN, RESET, MUTE, SCLK, LRCLK, MCLK, SDIN1, SDIN2, GAIN\_0, and GAIN\_1.

Specified by design.



## AC Characteristics (BTL)

PVDD\_X = 18 V, BTL mode,  $R_L$  = 8  $\Omega$ ,  $R_{OC}$  = 22 k $\Omega$ ,  $C_{BST}$  = 33-nF, audio frequency = 1 kHz, AES17 filter,  $F_{PWM}$  = 384 kHz,  $T_A$  = 25°C (unless otherwise noted). All performance is I naccordance with recommended operating conditions, unless otherwise specified.

|                | PARAMETER                                                   | TEST CONDITIONS                                           | MIN TYP | MAX                              | UNIT |
|----------------|-------------------------------------------------------------|-----------------------------------------------------------|---------|----------------------------------|------|
|                |                                                             | PVDD = 18 V, 10% THD, 1-kHz input signal                  | 20.0    |                                  |      |
| Б              | Device systems are showned                                  | PVDD = 18 V, 7% THD, 1-kHz input signal                   | 18.6    |                                  | 14/  |
| Po             | Power output per channel                                    | PVDD = 12 V, 10% THD, 1-kHz input signal                  | 9       | W                                |      |
|                |                                                             | PVDD = 12 V, 7% THD, 1-kHz input signal                   | 8.3     | MAX                              |      |
|                |                                                             | PVDD = 18 V, P <sub>O</sub> = 10 W (half-power)           | 0.1%    |                                  |      |
| THD+N          | Total harmonic distortion + noise                           | PVDD = 12 V, P <sub>O</sub> = 4.5 W (half-power)          | 0.08%   |                                  |      |
|                |                                                             | 1 W                                                       | 0.05%   | 20.0<br>18.6<br>9<br>8.3<br>0.1% |      |
| V <sub>n</sub> | Output integrated noise                                     | A-weighted                                                | 50      | 0.08%<br>0.05%<br>50             | μV   |
|                | Crosstalk                                                   | P <sub>O</sub> = 1 W, f = 1 kHz                           | -73     |                                  | dB   |
| SNR            | Signal-to-noise ratio (1)                                   | A-weighted, f = 1 kHz, maximum power at THD < 1%          | 101     |                                  | dB   |
| P <sub>D</sub> | Power dissipation due to idle losses (I <sub>PVDD_X</sub> ) | P <sub>O</sub> = 0 W, 4 channels switching <sup>(2)</sup> | 0.6     |                                  | W    |

<sup>(1)</sup> SNR is calculated relative to 0-dBFS input level.

<sup>(2)</sup> Actual system idle losses are affected by core losses of output inductors.



### **SERIAL AUDIO PORTS SLAVE MODE**

Serial audio ports slave mode over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                                                            | TEST<br>CONDITIONS     | MIN   | TYP | MAX    | UNIT           |
|---------------------|------------------------------------------------------------------------------------------------------|------------------------|-------|-----|--------|----------------|
| f <sub>SCLKIN</sub> | Frequency, SCLK 32 $\times$ f <sub>S</sub> , 48 $\times$ f <sub>S</sub> , 64 $\times$ f <sub>S</sub> | C <sub>L</sub> = 30 pF | 1.024 |     | 12.288 | MHz            |
| t <sub>su1</sub>    | Setup time, LRCLK to SCLK rising edge                                                                |                        | 10    |     |        | ns             |
| t <sub>h1</sub>     | Hold time, LRCLK from SCLK rising edge                                                               |                        | 10    |     |        | ns             |
| t <sub>su2</sub>    | Setup time, SDIN to SCLK rising edge                                                                 |                        | 10    |     |        | ns             |
| t <sub>h2</sub>     | Hold time, SDIN from SCLK rising edge                                                                |                        | 10    |     |        | ns             |
|                     | LRCLK frequency                                                                                      |                        | 32    | 48  | 192    | kHz            |
|                     | SCLK duty cycle                                                                                      |                        | 40%   | 50% | 60%    |                |
|                     | LRCLK duty cycle                                                                                     |                        | 40%   | 50% | 60%    |                |
|                     | SCLK rising edges between LRCLK rising edges                                                         |                        | 32    |     | 64     | SCLK<br>edges  |
| t <sub>(edge)</sub> | LRCLK clock edge with respect to the falling edge of SCLK                                            |                        | -1/4  |     | 1/4    | SCLK<br>period |



Figure 2. Slave Mode Serial Data Interface Timing

### **HARDWARE SELECT PINS**

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                                                  | MIN | TYP | MAX | UNIT |
|-----------------|------------------------------------------------------------|-----|-----|-----|------|
| t <sub>su</sub> | Setup time, FORMATx, CONFIG_x, GAIN_x to RESET rising edge | 100 |     |     | μS   |



Figure 3. Mode Pins Setup Time

Copyright © 2008–2010, Texas Instruments Incorporated



# RESET TIMING (RESET) AND POWER-ON RESET

Control signal parameters over recommended operating conditions (unless otherwise noted)

|                           | PARAMETER                                       | MIN | TYP | MAX | UNIT |
|---------------------------|-------------------------------------------------|-----|-----|-----|------|
| t <sub>d(VALID_LOW)</sub> | Time to assert VALID (reset to power stage) low |     | 100 |     | ns   |
| t <sub>w(RESET)</sub>     | Pulse duration, RESET active                    | 100 | 200 |     | ms   |
| t <sub>d(START)</sub>     | Time to start-up                                |     | 3.6 |     | ms   |



T0029-05

Figure 4. Reset Timing

When power is applied to DVDD,  $\overline{\text{RESET}}$  must be held low for at least 100  $\mu s$  after DVDD reaches 3.0 V.



Figure 5. Power-On Reset Timing

# POWER-DOWN (PDN) TIMING

Control signal parameters over recommended operating conditions (unless otherwise noted)

|                           | PARAMETER                                       | MIN | TYP MAX | UNIT |
|---------------------------|-------------------------------------------------|-----|---------|------|
| t <sub>d(VALID_LOW)</sub> | Time to assert VALID (reset to power stage) low |     | 725     | μS   |
| t <sub>d(STARTUP)</sub>   | Device start-up time                            |     | 650     | μS   |
| t <sub>w</sub>            | Minimum pulse duration required                 | 1   |         | μS   |



Figure 6. Power-Down Timing



# **BACK-END ERROR (BKND\_ERR)**

Control signal parameters over recommended operating conditions (unless otherwise noted)

|                            | PARAMETER                                                                                                                                                  | MIN | TYP | MAX | UNIT |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>w(ER)</sub>         | Pulse duration, BKND_ERR active (active-low)                                                                                                               | 350 |     |     | ns   |
| t <sub>p(valid_high)</sub> | Time to stay in the OUT_x low state. After $t_{p(valid\ high)}$ , the TAS5701 attempts to bring the system out of the OUT_x low state if BKND_ERR is high. |     | 300 |     | ms   |
| t <sub>p(valid_low)</sub>  | Time TAS5701 takes to bring OUT_x low after BKND_ERR assertion.                                                                                            |     | 350 |     | ns   |



Figure 7. Error Recovery Timing

# MUTE TIMING (MUTE)

Control signal parameters over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                                                               | MIN | TYP  | MAX | UNIT  |
|---------------------|-------------------------------------------------------------------------|-----|------|-----|-------|
| t <sub>d(VOL)</sub> | Volume ramp time. Ramp time = Number of steps × stepsize <sup>(1)</sup> |     | 1024 |     | steps |

(1) Stepsize = 4 LRCLKs (for 32–48 kHz sample rate); 8 LRCLKs (for 88.2–96 kHz sample rate); 16 LRCLKs (for 176.4–192 kHz sample rate)



Figure 8. Mute Timing

Copyright © 2008–2010, Texas Instruments Incorporated Submit Documents



### TYPICAL CHARACTERISTICS, BTL CONFIGURATION



TOTAL HARMONIC DISTORTION + NOISE



Figure 9.

**TOTAL HARMONIC DISTORTION + NOISE** 



**TOTAL HARMONIC DISTORTION + NOISE** 



Figure 12.



# TYPICAL CHARACTERISTICS, BTL CONFIGURATION (continued)





**SUPPLY CURRENT** 

Figure 13.







Figure 15.

Figure 16.

Po - Output Power - W



### TYPICAL CHARACTERISTICS, BTL CONFIGURATION (continued)



#### **DETAILED DESCRIPTION**

#### **POWER SUPPLY**

The digital portion of the chip requires 3.3 V, and the analog portion can work with a variable range up to 12 V. PVDD has a maximum operational range up to 22 V.

To facilitate system design, the TAS5701 needs only a 12-V supply in addition to the (typical) 18-V power-stage supply. An internal voltage regulator provides suitable voltage levels for the digital and low-voltage analog circuitry. Additionally, all circuitry requiring a floating voltage supply, e.g., the high-side gate drive, is accommodated by built-in bootstrap circuitry requiring only a few external capacitors.

In order to provide outstanding electrical and acoustical characteristics, the PWM signal path including gate drive and output stage is designed as identical, independent half-bridges. For this reason, each half-bridge has separate gate drive supply (GVDD\_X), bootstrap pins (BST\_X), and power-stage supply pins (PVDD\_X). Special attention should be paid to placing all decoupling capacitors as close to their associated pins as possible. In general, inductance between the power supply pins and decoupling capacitors must be avoided.

For a properly functioning bootstrap circuit, a small ceramic capacitor must be connected from each bootstrap pin (BST\_X) to the power-stage output pin (OUT\_X). When the power-stage output is low, the bootstrap capacitor is charged through an internal diode connected between the gate-drive power-supply pin (GVDD\_X) and the bootstrap pin. When the power-stage output is high, the bootstrap capacitor potential is shifted above the output potential and thus provides a suitable voltage supply for the high-side gate driver. In an application with PWM switching frequencies in the range from 352 kHz to 384 kHz, it is recommended to use 33-nF ceramic capacitors, size 0603 or 0805, for the bootstrap supply. These 33-nF capacitors ensure sufficient energy storage, even during minimal PWM duty cycles, to keep the high-side power stage FET (LDMOS) fully turned on during the remaining part of the PWM cycle. In an application running at a reduced switching frequency, generally 192 kHz, the bootstrap capacitor might need to be increased in value.

Special attention should be paid to the power-stage power supply; this includes component selection, PCB placement, and routing. As indicated, each half-bridge has independent power-stage supply pins (PVDD\_X). For optimal electrical performance, EMI compliance, and system reliability, it is important that each PVDD\_X pin is decoupled with a 100-nF ceramic capacitor placed as close as possible to each supply pin.



The 12-V supply should be from a low-noise, low-output-impedance voltage regulator. Likewise, the 18-V power-stage supply is assumed to have low output impedance and low noise. The power-supply sequence is not critical as facilitated by the internal power-on-reset circuit. Moreover, the TAS5701 is fully protected against erroneous power-stage turnon due to parasitic gate charging.

#### Clock, Auto Detection, and PLL

The TAS5701 digital audio processor (DAP) is a clock slave device. It accepts MCLK, SCLK, and LRCLK.

The TAS5701 checks to verify that SCLK is a specific value of 32- $f_s$ , 48- $f_s$ , or 64- $f_s$ . The DAP only supports a 1  $\times$   $f_s$  LRCLK. The timing relationship of these clocks to SDIN1and SIN2 is shown in subsequent sections. The clock section uses MCLK or the internal oscillator clock (when MCLK is unstable or absent) to produce the internal clock.

The DAP can auto-detect and set the internal clock control logic to the appropriate settings for the frequencies of 32 kHz, normal speed (44.1 or 48 kHz), double speed (88.2 kHz or 96 kHz), and quad speed (176.4 kHz or 192 kHz).

### **SERIAL DATA INTERFACE**

Serial data is input on SDIN1 and SIN2. The PWM outputs are derived from SDIN1 ands SIN2. The TAS5701 DAP accepts 32-, 44.1-, 48-, 88.2-, 96-, 176.4-, and 192-kHz serial data in 16-, 18-, 20-, or 24-bit data in left-justified, right-justified, and  $I^2S$  serial data formats. See Table 1 for format control settings.

SDIN1 left channel data is sent to OUTA/OUTB configured in BTL. SDIN1 right channel data is sent to OUTC/OUTD. SDIN2 left channel data is sent to SUB\_PWM+/-. The right channel data of SDIN2 is ignored.

#### **PWM SECTION**

The DAP (digital audio processor) has three channels of high-performance digital PWM modulators that are designed to drive bride-tied output H-bridge configurations with BD modulation.

The DAP uses noise-shaping and sophisticated error correction algorithms to achieve high power efficiency and high-performance digital audio reproduction. The DAP uses a fourth-order noise shaper to provide >100-dB SNR performance from 20 Hz to 20 kHz.

The PWM section accepts 24-bit PCM data from the DAP and outputs three PWM audio output channels. The PWM section output supports bridge-tied loads ONLY.

The PWM section has individual channel dc blocking filters that are ALWAYS enabled. The filter cutoff frequency is less than 1 Hz.

Finally, the PWM section has a fixed maximum modulation limit of 97.7%.

#### SERIAL INTERFACE CONTROL AND TIMING

#### I2S Timing

 $I^2S$  timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is low for the left channel and high for the right channel. A system clock (SCLK) running at 32, 48, or 64 ×  $f_s$  is used to clock in the data. There is a delay of one bit clock from the time the LRCLK signal changes state to the first bit of data on the data lines. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused trailing data bit positions.

Product Folder Link(s): TAS5701





Figure 18. I<sup>2</sup>S Format

#### Left-Justified

Left-justified (LJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32, 48, or  $64 \times f_s$  is used to clock in the data. The first bit of data appears on the data lines at the same time LRCLK toggles. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused trailing data bit positions.



Figure 19. Left-Justified Format

#### **Right-Justified**

Right-justified (RJ) timing uses LRCLK to define when the data being transmitted is for the left channel and when it is for the right channel. LRCLK is high for the left channel and low for the right channel. A bit clock running at 32, 48, or  $64 \times f_s$  is used to clock in the data. The first bit of data appears on the data 8 bit-clock periods (for 24-bit data) after LRCLK toggles. In RJ mode the LSB of data is always clocked by the last bit clock before LRCLK transitions. The data is written MSB first and is valid on the rising edge of the bit clock. The DAP masks unused leading data bit positions.





Figure 20. Right-Justified Format

### **Format Control**

The digital data input format is selected via three external terminals (FORMAT0, FORMAT1, and FORMAT2). Table 1 lists the corresponding data format for SDIN1 and SDIN2. LRCLK and SCLK are shared clocks for SDIN1 and SDIN2. Changes to the FORMATx terminals are latched in immediately on a rising edge of RESET. Changes to the FORMATx terminals while RESET is high are not allowed.

**Table 1. Format Control** 

| FORMAT2 | FORMAT1 | FORMAT0 | SERIAL DIGITAL DATA<br>FORMAT     |
|---------|---------|---------|-----------------------------------|
| 0       | 0       | 0       | 16-Bit right-justifed             |
| 0       | 0       | 1       | 18-Bit right-justified            |
| 0       | 1       | 0       | 20-Bit right-justified            |
| 0       | 1       | 1       | 24-Bit right-justified            |
| 1       | 0       | 0       | 16-, 24-Bit I <sup>2</sup> S      |
| 1       | 0       | 1       | 16-, 24-Bit left-justified        |
| 1       | 1       | 0       | Reserved. Setting is not allowed. |
| 1       | 1       | 1       | Reserved. Setting is not allowed. |

#### **Gain Control**

The gain of the DAP is selected via two external gain pins (GAIN\_0 and GAIN\_1). Table 2 lists the corresponding channel gain (for ALL channels) for GAIN\_0 and GAIN\_1 settings. Individual channel gain is not possible. Changes to the GAIN\_x terminals are latched in immediately on a rising edge of RESET. Changes to the GAIN\_x terminals while RESET is high are not allowed.

Copyright © 2008-2010, Texas Instruments Incorporated



#### Table 2. Gain Control

| GAIN_1 | GAIN_0 | CHANNEL GAIN (dB) |
|--------|--------|-------------------|
| 0      | 0      | 0                 |
| 0      | 1      | 6                 |
| 1      | 0      | 12                |
| 1      | 1      | 18                |

#### **DEVICE PROTECTION SYSTEM**

The TAS5701 contains advanced protection circuitry carefully designed to facilitate system integration and ease of use, as well as to safeguard the device from permanent failure due to a wide range of fault conditions such as short circuits, overtemperature, and undervoltage. The TAS5701 responds to a fault by immediately setting the power stage in a high-impedance (Hi-Z) state and reporting the error on the FAULT pin (FAULT = 0); the device automatically recovers when the fault condition has been removed.

#### **Short-Circuit Protection**

The device has independent, fast-reacting current detectors on all high-side and low-side power-stage FETs. The detector outputs are closely monitored by a protection system. If a high-current condition situation exists, i.e., the power stage outputs are shorted, the protection system triggers a latching shutdown, resulting in the power stage being set in the high-impedance (Hi-Z) state and FAULT going low. Overcurrent protection is not independent for half-bridges A and B and, respectively, C and D. That is, if the bridge-tied load between half-bridges A and B causes an overcurrent fault, half-bridges A, B, C, and D are shut down.

#### **Overtemperature Protection**

If the device junction temperature exceeds 150°C (nominal), the device is put into thermal shutdown, resulting in all half-bridge outputs being set in the high-impedance (Hi-Z) state and FAULT going low. Once the temperature decreases 30°C (typical), the device resumes normal operation.

### Undervoltage Protection (UVP) and Power-On Reset (POR)

The UVP and POR circuits of the TAS5701 fully protect the device in any power-up/down and brownout situation. While powering up, the POR circuit resets the protection circuitry and ensures that all circuits are fully operational when the VDD and GVDD\_X supply voltages reach 9.6 V (typical). Although GVDD\_x and VDD pins are independently monitored, a supply voltage drop below the UVP threshold on any VDD or GVDD\_x pin results in all outputs immediately being set in the high-impedence (Hi-Z) state and FAULT pin being asserted low. The device automatically resumes operation when all supply voltages have increased above the UVP threshold.

#### **REVISION HISTORY**

# Changes from Original (June 2008) to Revision A

**Page** 

Replaced the with the DISSIPATION RATINGS table Thermal Information table

www.ti.com 13-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |               |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TAS5701PAP       | ACTIVE        | HTQFP        | PAP                | 64   | 160            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 85      | TAS5701              | Samples |
| TAS5701PAP-P     | ACTIVE        | HTQFP        | PAP                | 64   | 160            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR |              | TAS5701              | Samples |
| TAS5701PAPR      | ACTIVE        | HTQFP        | PAP                | 64   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | 0 to 85      | TAS5701              | Samples |
| TAS5701PAPRG4    | ACTIVE        | HTQFP        | PAP                | 64   | 1000           | TBD          | Call TI                       | Call TI             | 0 to 85      |                      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 5-Jan-2022

### **TRAY**



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device     | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| TAS5701PAP | PAP             | HTQFP           | 64   | 160 | 8 x 20               | 150                        | 315    | 135.9     | 7620       | 15.2       | 13.1       | 13         |

10 x 10, 0.5 mm pitch

QUAD FLATPACK

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK



NOTES:

PowerPAD is a trademark of Texas Instruments

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- Strap features may not be present.
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK



NOTES: (continued)

- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. Refer to technical brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).



PLASTIC QUAD FLATPACK



NOTES: (continued)

- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated