

### FEATURES

- Eight Low-Side Drivers With Internal Clamp for Inductive Loads and Current Limiting for Self Protection
  - Seven Outputs Rated at 150 mA and **Controlled Through Serial Interface**
  - One Output Rated at 150 mA and **Controlled Through Serial Interface and Dedicated Enable Pin**
- 5-V ± 5% Regulated Power Supply With . 200-mA Load Capability at V<sub>IN</sub> Max of 18 V
- Internal Voltage Supervisory for Regulated Output
- Serial Communications for Control of Eight Low-Side Drivers
- Enable/Disable Input for OUT1
- 5-V or 3.3-V I/O Tolerant for Interface to Microcontroller
- Programmable Power-On Reset Delay Before RST Asserted High, Once 5 V Is Within Specified Range (6 ms Typ)
- Programmable Deglitch Timer Before RST ٠ Asserted Low (40 µs Typ)
- **Programmable Brown-Out Feature**
- **Thermal Shutoff for Self Protection**

# **DESCRIPTION/ORDERING INFORMATION**

### APPLICATIONS

- **Electrical Applicances**
- **Air Conditioning Units**
- Ranges \_
- Dishwashers \_
- Refrigerators \_
- Microwaves \_
- Washing Machines \_
- General-Purpose Interface Circuit Allowing • Microcontroller Interface to Relays, Electric Motors, LEDs, and Buzzers



NC - No internal connection

The power supply provides regulated 5-V output to power the system microcontroller and drive eight low-side switches. The brown-out detection output (BO\_OUTZ) warns the system if there is a temporary drop in the supply voltage, so the system can prevent potentially hazardous situations.

A serial communications interface controls the eight low-side outputs; each output has an internal snubber circuit to absorb the inductive load at turn OFF. Alternatively, the system can use a fly-back diode to V<sub>IN</sub> to help recirculate the energy in an inductive load at turn OFF.

### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACK              | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|-------------------|--------------------|-----------------------|------------------|--|
| –40°C to 125°C | PowerPAD™ – PWP   | Reel of 2000       | TPL9202PWPR           | DI 202           |  |
| -40 C 10 125 C | FOWEIFAD*** - FWF | Tube of 70         | TPL9202PWP            | PL202            |  |

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI (1) web site at www.ti.com.

Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. (2)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

SLIS124D-JUNE 2006-REVISED FEBRUARY 2008



| NO.               | NAME               | I/O | DESCRIPTION                           |
|-------------------|--------------------|-----|---------------------------------------|
| 1                 | BO_OUTZ            | 0   | Brown-out indicator                   |
| 2                 | OUT1               | 0   | Low-side output 1                     |
| 3                 | OUT2               | 0   | Low-side output 2                     |
| 4                 | OUT3               | 0   | Low-side output 3                     |
| 5                 | OUT4               | 0   | Low-side output 4                     |
| 6                 | OUT5               | 0   | Low-side output 5                     |
| 7                 | OUT6               | 0   | Low-side output 6                     |
| 8                 | OUT7               | 0   | Low-side output 7                     |
| 9                 | OUT8               | 0   | Low-side output 8                     |
| 10                | GND                | I   | Ground                                |
| 11                | NC                 |     | No connection                         |
| 12                | EN1                | I   | Enable/disable for OUT1               |
| 13                | R <sub>DELAY</sub> | 0   | Power-up reset delay                  |
| 14 <sup>(1)</sup> | RST                | I/O | Power-on reset output (open drain)    |
| 15                | MOSI               | I   | Serial data input                     |
| 16                | NCS                | I   | Chip select                           |
| 17                | SCLK               | I   | Serial clock for data synchronization |
| 18                | 5V <sub>OUT</sub>  | 0   | Regulated output                      |
| 19                | V <sub>IN</sub>    | I   | Unregulated input voltage source      |
| 20                | BO                 | I   | Brown-out input threshold setting     |

### **PINOUT CONFIGURATION**

(1) Terminal 14 can be used as an input or an output.

2

FUNCTIONAL BLOCK DIAGRAM

Enables

OUT1

Gate Control

for Outputs

1 Through 8

**TPL9202 8-CHANNEL RELAY DRIVER** WITH INTEGRATED 5-V LDO AND BROWN-OUT DETECTION SLIS124D-JUNE 2006-REVISED FEBRUARY 2008

> OUT1 at 150 mA

OUT2 at 150 mA

OUT1

OUT2

OUT3

5 V

 $\overline{\text{RST}} >$ 

OUT3 at 150 mA NCS OUT4 OUT4 at 150 mA Parallel Ουτ5 Register OUT5 at 150 mA OUT6 OUT6 at 150 mA SCLK OUT7 Serial Register OUT7 at 150 mA  $100 \ k\Omega$ MOSI OUT8 at 150 mA **100 k**Ω (2 W)10 V VIN PMOS ┢  $5V_{\text{out}}$ Gate Drive

and Control



#### Α. The resistor and Zener diode are required if there is insufficient thermal-management allocation.

IEXAS

EN1

NCS

SCLK

MOSI

7–18 V

Optional, dependent

on heat-management

**20** Ω

**IRUMENTS** www.ti.com

EN1

50 k $\Omega$ 

6 V

≶100 kΩ

Bandgap



SLIS124D-JUNE 2006-REVISED FEBRUARY 2008

### DETAILED DESCRIPTION

The 5-V regulator is powered from  $V_{IN}$ , and the regulated output is within 5 V ± 5% over the operating conditions. The open-drain power-on reset ( $\overline{RST}$ ) pin remains low until the regulator exceeds the set threshold, and the timer value set by the capacitor on the reset delay ( $R_{DELAY}$ ) pin expires. If both of these conditions are satisfied,  $\overline{RST}$  is asserted high. This signifies to the microcontroller that serial communications can be initiated to the TPL9202.

The serial communications is an 8-bit format, with data transfer synchronized using a serial clock from the microcontroller. A single register controls all the outputs (one bit per output). The default value is zero (OFF). If an output requires pulse width modulation (PWM) function, the register must be updated at a rate faster than the desired PWM frequency. OUT1 can be controlled by serial input from the microcontroller or with the dedicated enable (EN1) pin. If EN1 is pulled low or left open, the serial input through the shift register controls OUT1. If EN1 is pulled high, OUT1 always is turned on, and the serial input for OUT1 is ignored.

The brown-out (BO) input is a resistor divided from the input supply and is used to determine if the supply voltage drops to undesired levels. If the input drops below the programmed value, BO\_OUTZ is pulled low, and all outputs are disabled. Once the input supply line returns to the minimum desired level, the outputs are enabled to the previous programmed states.

If RST is asserted, all outputs are turned OFF internally, and the input register is reset to all zeroes. The microcontroller must write to the register to turn the outputs ON again.

4



### Absolute Maximum Ratings<sup>(1)</sup>

|                       |                                                              |                                                        | MIN | MAX  | UNIT |
|-----------------------|--------------------------------------------------------------|--------------------------------------------------------|-----|------|------|
| V                     | Unregulated input voltage <sup>(2) (3)</sup>                 | V <sub>IN</sub>                                        |     | 24   | V    |
| V <sub>I(unreg)</sub> | Onregulated input voltage ( , ( )                            | BO                                                     |     | 24   | v    |
| V                     | Logic input voltage <sup>(2) (3)</sup>                       | EN1, MOSI, SCLK, and NCS                               |     | 7    | V    |
| V <sub>I(logic)</sub> | Logic input voltage                                          | RST and R <sub>DELAY</sub>                             |     | 7    | v    |
| Vo                    | Low-side output voltage                                      | OUT1-OUT8                                              |     | 16.5 | V    |
| I <sub>LIMIT</sub>    | Output current limit <sup>(4)</sup>                          | $OUTn = ON$ and shorted to $V_{IN}$ with low impedance |     | 350  | mA   |
| $\theta_{JA}$         | Thermal impedance, junction to ambient <sup>(5)</sup>        |                                                        |     | 33   | °C/W |
| $\theta_{\text{JC}}$  | Thermal impedance, junction to top of package <sup>(5)</sup> |                                                        |     | 20   | °C/W |
| $\theta_{JP}$         | Thermal impedance, junction to thermal pad <sup>(5)</sup>    |                                                        |     | 1.4  | °C/W |
| PD                    | Continuous power dissipation <sup>(6)</sup>                  |                                                        |     | 3.7  | W    |
| ESD                   | Electrostatic discharge <sup>(7)</sup>                       |                                                        |     | 2    | kV   |
| T <sub>A</sub>        | Operating ambient temperature range                          |                                                        | -40 | 125  | °C   |
| T <sub>stg</sub>      | Storage temperature range                                    |                                                        | -65 | 125  | °C   |
| Tlead                 | Lead temperature                                             | Soldering, 10 s                                        |     | 260  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltage values are with respect to GND. (2)

(3) Absolute negative voltage on these pins must not go below -0.5 V.

Not more than one output should be shorted at a time, and duration of the short circuit should not exceed 1 ms. (4)

(5) The thermal data is based on using 1-oz copper trace with JEDEC 51-5 test board for PWP.

(6)

The data is based on ambient temperature of 25°C maximum. The Human Body Model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin. (7)

### **Dissipation Ratings**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|----------------------------------------|
| PWP     | 3787 mW                               | 30.3 mW/°C                                     | 757 mW                                 |

### **Recommended Operating Conditions**

|                       |                               |                                                                                   | MIN  | MAX  | UNIT |
|-----------------------|-------------------------------|-----------------------------------------------------------------------------------|------|------|------|
| V.c.                  | I progulated input valtage    | V <sub>IN</sub>                                                                   | 7    | 18   | V    |
| V <sub>I(unreg)</sub> | Unregulated input voltage     | BO (as seen by external resistor network)                                         | 0 18 | 18   | v    |
| V <sub>I(logic)</sub> | Logic input voltage           | EN1, $\overline{\text{RST}},$ and $\text{R}_{\text{DELAY}}$ , MOSI, SCLK, and NCS | 0    | 5.25 | V    |
| T <sub>A</sub>        | Operating ambient temperature |                                                                                   | -40  | 125  | °C   |

SLIS124D-JUNE 2006-REVISED FEBRUARY 2008

### **Electrical Characteristics**

 $T_A = -40^{\circ}C$  to 125°C,  $V_{IN} = 7$  V to 18 V (unless otherwise noted)

|                                | PARAMETER                          | TEST CONDITIONS                                                               | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT |
|--------------------------------|------------------------------------|-------------------------------------------------------------------------------|-----------------------|--------------------|------|------|
| Supply Vo                      | oltage and Current                 |                                                                               |                       |                    |      |      |
| V <sub>IN</sub> <sup>(2)</sup> | Input voltage                      |                                                                               | 7                     |                    | 18   | V    |
|                                | land an alternation                | Enable = low, OUT1-OUT8 = Off                                                 |                       |                    | 3    |      |
| I <sub>IN</sub>                | Input supply current               | Enable = high, OUT1-OUT8 = On                                                 |                       |                    | 5    | mA   |
| Logic Inp                      | uts (MOSI, NCS, SCLK, and EN       | 1)                                                                            | I                     |                    |      |      |
| V <sub>IL</sub>                | Logic input low level              | I <sub>IL</sub> = 100 μA                                                      |                       |                    | 0.8  | V    |
| V <sub>IH</sub>                | Logic input high level             | I <sub>IL</sub> = 100 μA                                                      | 2.4                   |                    |      | V    |
| Reset (RS                      | iT)                                |                                                                               | U                     |                    |      |      |
| V <sub>OL</sub>                | Low-level logic output             | I <sub>OL</sub> = 1.6 mA                                                      |                       |                    | 0.4  | V    |
| V <sub>OH</sub> <sup>(3)</sup> | High-level logic output            | 5-kΩ pullup to $V_{CC}$                                                       | V <sub>CC</sub> – 0.8 |                    |      | V    |
| V <sub>H</sub>                 | Disabling reset threshold          | 5-V regulator ramps up                                                        |                       | 4.25               | 4.5  | V    |
| VL                             | Enabling reset threshold           | 5-V regulator ramps down                                                      | 3.3                   | 3.75               |      | V    |
| V <sub>HYS</sub>               | Threshold hysteresis               |                                                                               | 0.12                  | 0.5                |      | V    |
|                                | ay (R <sub>DELAY</sub> )           |                                                                               | I.                    |                    |      |      |
| I <sub>OUT</sub>               | Output current                     |                                                                               | 18                    | 28                 | 48   | μA   |
| t <sub>DW</sub>                | Reset delay timer                  | C = 47 nF                                                                     | 3                     | 6                  |      | ms   |
| t <sub>UP</sub>                | Reset capacitor to low level       | C = 47 nF                                                                     |                       | 45                 |      | μs   |
| Output (O                      | UT1–OUT8)                          |                                                                               | U                     |                    |      |      |
| V <sub>OL</sub>                | Output ON                          | I <sub>OUTn</sub> = 150 mA                                                    |                       | 0.4                | 0.7  | V    |
| I <sub>OH</sub>                | Output leakage                     | V <sub>OH</sub> = Max of 16.5 V                                               |                       |                    | 2    | μA   |
|                                | Output (5V <sub>OUT</sub> )        |                                                                               | I                     |                    |      |      |
| 5V <sub>OUT</sub>              | Output supply                      | $I_{5VOUT}$ = 5 mA to 200 mA, $V_{IN}$ = 7 V to 18 V, $C_{5VOUT}$ = 1 $\mu F$ | 4.75                  | 5                  | 5.25 | V    |
| I <sub>5Vout</sub>             | Limit output short circuit current | 5V <sub>OUT</sub> = 0 V                                                       | 200                   |                    |      | mA   |
| Brown-Ou                       | ıt (BO) Input                      |                                                                               | L.                    |                    |      |      |
| BOV <sub>thes</sub>            | Threshold for brown-out detection  | V <sub>IN</sub> reduced until BO_OUTZ goes low                                |                       | 1.3                |      | V    |
| Brown-Ou                       | It Detection Output (BO_OUTZ)      | ,                                                                             |                       |                    |      |      |
| V <sub>OL</sub>                | Logic level output                 | I <sub>OL</sub> = 100 μA                                                      |                       |                    | 0.4  | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Logic level output                 | Pullup to V <sub>CC</sub>                                                     | V <sub>CC</sub> - 0.8 |                    |      | V    |
| Thermal S                      | Shutdown                           |                                                                               |                       |                    |      |      |
| T <sub>SD</sub>                | Thermal shutdown                   |                                                                               |                       | 150                |      | °C   |
| T <sub>HYS</sub>               | Hysteresis                         |                                                                               |                       | 20                 |      | °C   |

(1) All typical values are at  $T_A = 25^{\circ}C$ . (2) There are external high-frequency noise-suppression capacitors and filter capacitors on V<sub>IN</sub>. (3) V<sub>CC</sub> is the pullup resistor voltage.





#### **Output Control Register**

| MSB | MSB |     |     |     |     |     |     |  |  |
|-----|-----|-----|-----|-----|-----|-----|-----|--|--|
| IN8 | IN7 | IN6 | IN5 | IN4 | IN3 | IN2 | IN1 |  |  |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |  |

INn = 0 = Output OFF

INn = 1 = Output ON

To operate the output in PWM mode, the output control register must be updated at a rate twice the desired PWM frequency of the output. Maximum PWM frequency is 5 kHz. The register is updated every 100 µs.

| EN1  | SERIAL INPUT<br>FOR OUT1 | OUT1 |
|------|--------------------------|------|
| Open | Н                        | On   |
| Open | L                        | Off  |
| L    | Н                        | On   |
| L    | L                        | Off  |
| Н    | Н                        | On   |
| Н    | L                        | On   |

#### **ENABLE TRUTH TABLE**

7



SLIS124D-JUNE 2006-REVISED FEBRUARY 2008

### **Serial Communications Interface**

The serial communications are an 8-bit format, with data transfer synchronized using a serial clock from the microcontroller (see Figure 1). A single register controls all the outputs. The signal gives the instruction to control the output of TPL9202.

The NCS signal enables the SCLK and MOSI data when it is low. After NCS is set to low for T1, synchronization clock and data begin to transmit and, after the 8-bit data has been transmitted, NCS is set high again to disable SCLK and MOSI and to transfer the serial data to the control register. SCLK must be held low when NCS is high.



**Figure 1. Serial Communications** 

8

### Timing Requirements

 $T_A = -40^{\circ}C$  to 125°C,  $V_{IN} = 7$  V to 18 V (unless otherwise noted)

|                  |                                                       | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------|-----|-----|-----|------|
| f <sub>SPI</sub> | SPI frequency                                         |     | 4   |     | MHz  |
| T1               | Delay time, NCS falling edge to SCLK rising edge      | 10  |     |     | ns   |
| T2               | Delay time, NCS falling edge to SCLK falling edge     | 80  |     |     | ns   |
| Т3               | Pulse duration, SCLK high                             | 60  |     |     | ns   |
| T4               | Pulse duration, SCLK low                              | 60  |     |     | ns   |
| T5               | Delay time, last SCLK falling edge to NCS rising edge | 80  |     |     | ns   |
| T6               | Setup time, MOSI valid before SCLK edge               | 10  |     |     | ns   |
| T7               | Hold time, MOSI valid after SCLK edge                 | 10  |     |     | ns   |
| Т8               | Time between two words for transmitting               | 170 |     |     | ns   |

# Reset Delay (R<sub>DELAY</sub>)

The R<sub>DELAY</sub> output provides a constant current source to charge an external capacitor to approximately 6.5 V. The external capacitor is selected to provide a delay time, based on the current equation for a capacitor,  $I = C(\Delta v/\Delta t)$  and a 28-µA typical output current.

Therefore, the user should select a 47-nF capacitor to provide a 6-ms delay at 3.55 V.

 $I = C(\Delta v / \Delta t)$  28  $\mu A = C \times (3.55 \text{ V/6 ms})$  C = 47 nF



SLIS124D-JUNE 2006-REVISED FEBRUARY 2008

### **APPLICATION INFORMATION**











### PCB Layout

To maximize the efficiency of this package for application on a single layer or multilayer PCB, certain guidelines must be followed when laying out this part on the PCB.

The following information is to be used as a guideline only.

For further information, see the PowerPAD concept implementation document.

### Application Using a Multilayer PCB

In a multilayer board application, the thermal vias are the primary method of heat transfer from the package thermal pad to the internal ground plane (see Figure 4 and Figure 5).

The efficiency of this method depends on several factors: die area, number of thermal vias, thickness of copper, etc. (see the *PowerPAD<sup>TM</sup> Thermally Enhanced Package Technical Brief*, literature number SLMA002).







Figure 5. Multilayer Board (Side View)

#### **Application Using a Single-Layer PCB**

In a single-layer board application, the thermal pad is attached to a heat spreader (copper areas) by a low thermal-impedance attachment method (solder paste or thermal conductive epoxy). With either method, it is advisable to use as many copper traces as possible to dissipate the heat.

Copyright © 2006–2008, Texas Instruments Incorporated



### CAUTION:

If the attachment method is not implemented correctly, the functionality of the product cannot be ensured. Power-dissipation capability is adversely affected if the device is incorrectly mounted on the circuit board.



Figure 6. Layout Recommendations for a Single-Layer PCB



SLIS124D-JUNE 2006-REVISED FEBRUARY 2008

#### **Recommended Board Layout**



Figure 7. Recommended Board Layout for PWP



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |         |              | (6)           |                     |              |                |         |
| TPL9202PWP       | ACTIVE | HTSSOP       | PWP     | 20   | 70      | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PL202          | Samples |
| TPL9202PWPG4     | ACTIVE | HTSSOP       | PWP     | 20   | 70      | TBD          | Call TI       | Call TI             | -40 to 125   |                | Samples |
| TPL9202PWPR      | ACTIVE | HTSSOP       | PWP     | 20   | 2000    | RoHS & Green | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | PL202          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are | e nominal |
|---------------------|-----------|
|---------------------|-----------|

|    | Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TF | PL9202PWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPL9202PWPR | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

# TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPL9202PWP | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE PWP (R-PDSO-G20)

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

A Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments





NOTES:

Α.

B. This drawing is subject to change without notice.

All linear dimensions are in millimeters.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated