









**TPS1641** SLVSGF4 - JUNE 2022

# TPS1641x: 40-V, 1.8-A Power and Current Limiting eFuse with IN to OUT Short Detection

# 1 Features

- Operating voltage range (IN):
  - TPS16410, TPS16411 : 4.5 V to 40 V
  - TPS16412, TPS16413 : 2.7 V to 40 V
- Withstands negative voltages up to -1 V at output
- Ultra-low on-resistance: RON =  $152 \text{ m}\Omega$  (typ.) ٠
- 2-W to 64-W configurable power limiting
- IN to OUT short detection and indication on FLT • pin
- FLT output for diagnostics and driving external PFET
- ±5% accurate power limit at 15 W (TPS16410, TPS16411)
- ±5% accurate current limit at 1.8 A (TPS16412, **TPS16413**)
- Configurable overvoltage protection
- Configurable overcurrent protection  $(I_{OCP})$ ٠
- Configurable delay, blanking time for transient currents
- Overvoltage protection up to 60 V with external FET
- Adjustable output slew rate control (dVdt) for ٠ inrush current protection
- Enable and shutdown control
- Output load current monitoring on IOCP pin
- Overtemperature Protection (OTP) with thermal • shutdown
- Small footprint: QFN 3 × 3 mm, 0.5-mm pitch

# 2 Applications

- Refrigerator and freezer
- Oven
- Dishwasher ٠
- HVAC valve and actuator control ٠
- Ventilators
- Anesthesia delivery systems





## **3 Description**

The TPS1641x is an integrated eFuse with accurate power limit or current limit. The device provides robust protection with integrated overcurrent protection, overvoltage protection, IN to OUT short detection and overtemperature protection.

TPS16410, TPS16411 devices provide ±5% power limiting at 15 W for loads and it also provides configurable blanking time for transient overload or overcurrent events. TPS16410 and TPS16411 can be used for low power circuits (LPCs) for 15-W power limiting as per IEC60335 and UL60730 standards. TPS1641x devices provide protection from adjacent pin short and pin short to GND faults.

Applications such as backplane power protection in PLC and DCS modules configure the current limit with resistor on the ILIM pin. TPS16412, TPS16413 devices provide ±5% current limiting at 1.8 A for loads and these devices also provide output slew rate control with dVdT pin to charge large capacitive loads at power up.

TPS1641x features IN to OUT short detection. The device indicates IN to OUT short on the FLT pin. The FLT pin can be either provided to MCU as Digital Input or it can be used to drive an external PFET.

The devices are characterized for operation over a junction temperature range of -40°C to +125°C.

| Pa | ckaging | Informat | ion |
|----|---------|----------|-----|
|    |         | (4)      |     |

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |
|-------------|------------------------|-------------------|--|--|
| TPS16410    |                        |                   |  |  |
| TPS16411    |                        | 3.00 mm × 3.00 mm |  |  |
| TPS16412    | VSON (10)              | 3.00 mm × 3.00 mm |  |  |
| TPS16413    |                        |                   |  |  |

For all available packages, see the orderable addendum at (1)the end of the data sheet.



**Configurable Blanking Time for Transient Loads** 





# **Table of Contents**

| 1 Features                           | 1    |
|--------------------------------------|------|
| 2 Applications                       | 1    |
| 3 Description                        | 1    |
| 4 Revision History                   | 2    |
| 5 Device Comparison Table            | 3    |
| 6 Pin Configuration and Functions    | 4    |
| 7 Specifications                     |      |
| 7.1 Absolute Maximum Ratings         |      |
| 7.2 ESD Ratings                      |      |
| 7.3 Recommended Operating Conditions |      |
| 7.4 Thermal Information              | 6    |
| 7.5 Electrical Characteristics       | 6    |
| 7.6 Timing Requirements              | 7    |
| 7.7 Typical Characteristics          | 9    |
| 8 Detailed Description               |      |
| 8.1 Overview                         | . 11 |
| 8.2 Functional Block Diagram         |      |
| 8.3 Feature Description              | .12  |
|                                      |      |

| 8.4 Device Functional Modes                      | 20                    |
|--------------------------------------------------|-----------------------|
| 9 Application and Implementation                 | <mark>21</mark>       |
| 9.1 Application Information                      |                       |
| 9.2 Typical Application: 15-W Power Limiting for |                       |
| Low Power Circuits (LPCs)                        | 21                    |
| 9.3 Best Design Practices                        |                       |
| 9.4 Power Supply Recommendations                 | 24                    |
| 9.5 Layout                                       | 25                    |
| 10 Device and Documentation Support              |                       |
| 10.1 Receiving Notification of Documentation Upo | dates <mark>27</mark> |
| 10.2 Support Resources                           | 27                    |
| 10.3 Trademarks                                  | 27                    |
| 10.4 Electrostatic Discharge Caution             | <mark>27</mark>       |
| 10.5 Glossary                                    | 27                    |
| 11 Mechanical, Packaging, and Orderable          |                       |
| Information                                      | 27                    |
| 11.1 Tape and Reel Information                   |                       |
| ·                                                |                       |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES               |
|-----------|----------|---------------------|
| June 2022 | *        | Advance Information |



## **5** Device Comparison Table

| Part Number | Power or Current Limit | Fault Behavior |
|-------------|------------------------|----------------|
| TPS16410    | Power limit            | Auto-retry     |
| TPS16411    | Power limit            | Latch-off      |
| TPS16412    | Current limit          | Auto-retry     |
| TPS16413    | Current limit          | Latch-off      |



# **6** Pin Configuration and Functions







Figure 6-2. TPS16412 and TPS16413 10-Pin DRC VSON Package

#### Table 6-1. Pin Functions

| PIN             |     | - I/O <sup>(1)</sup> | DECODIDEION                                                                                                                                                                                                          |  |  |
|-----------------|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME            | NO. | _ 1/0                | DESCRIPTION                                                                                                                                                                                                          |  |  |
| IN              | 1   | Р                    | Power input for internal FET                                                                                                                                                                                         |  |  |
| V <sub>cc</sub> | 2   | Р                    | Supply input for internal circuits of the device                                                                                                                                                                     |  |  |
| OVP             | 3   | I                    | Overvoltage protection input. This pin can be connected to GND for disabling OVP.                                                                                                                                    |  |  |
| FLT             | 4   | 0                    | Active low fault output. See the FLT Pin Indication for Different Events section for different FLT pin indications.                                                                                                  |  |  |
| EN/SHDN         | 5   | I                    | Enable or shutdown input                                                                                                                                                                                             |  |  |
| PDLY            |     | 1/0                  | TPS16410, TPS16411: Input for blanking time for power limiting. Connect a capacitor to set PDLY blanking time.                                                                                                       |  |  |
| 6<br>IDLY       |     | I/O                  | TPS16412, TPS16413: Input for blanking time for current limiting. Connect a capacitor to set IDLY blanking time.                                                                                                     |  |  |
| dVdT            | 7   | I/O                  | Output slew control input. Connect a capacitor to set the output slew rate. If not used, this pin can be left open.                                                                                                  |  |  |
| PLIM            | - 8 | I/O                  | TPS16410, TPS16411: Power limit input. Connect a resistor to set PLIM setpoint.                                                                                                                                      |  |  |
| ILIM            | - ° | 1/0                  | TPS16412, TPS16413: Current limit input. Connect a resistor to set ILIM setpoint.                                                                                                                                    |  |  |
| IOCP/IMON       | 9   | I/O                  | Overcurrent protection input and current monitoring output for output current. Output current can be sensed by reading voltage on this pin. Connect a resistor to set IOCP set-point and for reading output current. |  |  |
| OUT             | 10  | Р                    | Power output from internal FET                                                                                                                                                                                       |  |  |
| PowerPAD/GND    | _   | G                    | GND connection for the device.<br>PowerPAD <sup>™</sup> must be connected to GND of input power supply.<br>Connect PowerPAD to GND plane on PCB using multiple vias for enhanced thermal<br>performance.             |  |  |

(1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power

# **7** Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                                         |                                | MIN                   | MAX              | UNIT |
|-------------------------------------------------------------------------|--------------------------------|-----------------------|------------------|------|
| V <sub>cc</sub> , FLT                                                   | Input Voltage                  | -0.3                  | 67               | V    |
| OVP                                                                     | Input Voltage                  | -0.3                  | 62               | V    |
| IN, IN-OUT, IOCP                                                        | Input Voltage                  | -0.3                  | 42               | V    |
| OUT                                                                     | Input Voltage                  | -1                    | 42               | V    |
| EN/SHDN, PDLY/IDLY                                                      | Input Voltage                  | -0.3                  | 5.5              | V    |
| dVdT, PLIM/ILIM                                                         | Input Voltage                  | -0.3                  | 5.5              | V    |
| IIOCP, IPDLY, IPLIM, Idvat, IILIM                                       | Source Current                 | Internally<br>Limited |                  |      |
| OVP<br>IN, IN-OUT, IOCP<br>OUT<br>EN/SHDN, PDLY/IDLY<br>dVdT, PLIM/ILIM | Junction temperature           | -40                   | 150              | °C   |
|                                                                         | Transient Junction Temperature | -40                   | T <sub>TSD</sub> | °C   |
| T <sub>stg</sub>                                                        | Storage temperature            | -65                   | 150              | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 7.2 ESD Ratings

|                                |                                                                                 |                                                                                     | VALUE | UNIT |
|--------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------|
| V(rsp) Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1500                                                                               | M     |      |
| V(ESD)                         | (ESD) Electrostatic discharge                                                   | Charged device model (CDM), per JEDEC specification JS-002, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|              |                                    | MIN             | NOM MAX | UNIT |
|--------------|------------------------------------|-----------------|---------|------|
| Vcc          | Supply voltage                     | V <sub>IN</sub> | 60      | V    |
| FLT          | Input Voltage                      | 0               | 60      | V    |
| IN           | Input Voltage (TPS16410, TPS16411) | 4.5             | 40      | V    |
| IN           | Input Voltage (TPS16412, TPS16413) | 2.7             | 40      | V    |
| OUT          | Input Voltage                      | 0               | 40      | V    |
| EN/SHDN, OVP | Input Voltage                      | 0               | 5.5     | V    |
| PDLY/IDLY    | External capacitor                 | 0.01            | 10      | μF   |
| dVdT         | External capacitor                 | 0.01            | 5       | μF   |
| IOCP         | External resistor                  | 6.34            | 80.6    | kΩ   |
| PLIM         | External resistor                  | 12.4            | 412     | kΩ   |
| ILIM         | External resistor                  | 5.1             | 348     | kΩ   |
| TJ           | Junction temperature               | -40             | 125     | °C   |



## 7.4 Thermal Information

|                       |                                              | TPS1641    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DRC (VSON) | UNIT |
|                       |                                              | 10 PINS    |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 43.7       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 50.0       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 15.8       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 1.1        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 15.8       | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

 $-40^{\circ}C \le T_{A} = T_{J} \le +125^{\circ}C, V_{IN} = 3 \text{ V to } 40 \text{ V (TPS16412, TPS16413)}, V_{IN} = 4.5 \text{ V to } 40 \text{ V (TPS16410, TPS16411)}, V_{CC} = V_{IN}, R_{ILIM} = 5.49 \text{ k}\Omega R_{PLIM} = 255 \text{ k}\Omega R_{IOCP} = 7.32 \text{ k}\Omega, \overline{FLT} = \text{Open}, C_{OUT} = 100 \text{ nF}, C_{IN} = 10 \text{ nF} C_{dVdT} = \text{Open}, PDLY = Open, EN/SHDN} = \text{Open}$ 

(All voltages referenced to GND, (unless otherwise noted))

|                       | PARAMETER                      | TEST CONDITIONS                                                                                                                                                                                                                     | MIN             | TYP   | MAX | UNIT |
|-----------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|------|
| OPERATI               | ING INPUT AND SUPPLY VOLTAGE   | · · · · · ·                                                                                                                                                                                                                         |                 |       |     |      |
| V <sub>cc</sub>       | Operating Supply voltage       |                                                                                                                                                                                                                                     | V <sub>IN</sub> |       | 60  | V    |
| V <sub>IN</sub>       | Operating Input voltage        | TPS16410, TPS16411                                                                                                                                                                                                                  | 4.5             |       | 40  | V    |
| V <sub>IN</sub>       | Operating Input voltage        | TPS16412, TPS16413                                                                                                                                                                                                                  | 2.7             |       | 40  | V    |
| l <sub>Q</sub>        | Operting Supply curent (Vcc)   | $ \begin{array}{l} {\sf EN}/{\rm \overline{SHDN}} = 2 \; {\sf V}, \; {\sf V}_{\rm cc} = 40 \; {\sf V}, \; {\sf V}_{\rm IN} = {\sf Open}, \\ {\sf R}_{\rm ILIM} \; {\rm or} \; {\sf R}_{\rm PLIM} = {\sf Open} \end{array} $         |                 | 1.2   |     | mA   |
| I <sub>QSD</sub>      | Shutdown Supply current (Vcc)  | EN/ <del>SHDN</del> = GND, V <sub>cc</sub> = 40 V, V <sub>IN</sub> =<br>Open, R <sub>ILIM</sub> or R <sub>PLIM</sub> = Open                                                                                                         |                 | 25    |     | μA   |
| I <sub>INLKG</sub>    | IN Leakage Current in ON State | $ \begin{array}{l} {\sf EN}/\overline{{\sf SHDN}} = 2 \; {\sf V}, \; {\sf V}_{{\sf IN}} = {\sf V}_{{\sf cc}} = 40 \; {\sf V}, \; {\sf Open}, \\ {\sf R}_{{\sf ILIM}} \; {\sf or} \; {\sf R}_{{\sf PLIM}} = {\sf Open} \end{array} $ |                 | 0.15  |     | mA   |
| I <sub>INLKG-SD</sub> | IN Leakage Current in Shutdown | $ \begin{array}{l} {\sf EN}/{\sf SHDN} = {\sf GND}, {\sf V}_{\sf IN} = {\sf V}_{\sf cc} = 40 \\ {\sf V}, \ {\sf R}_{\sf ILIM} \mbox{ or } {\sf R}_{\sf PLIM} = {\sf Open}, \ {\sf R}_{\sf IOCP} = {\sf Open} \end{array} $          |                 | 1.2   |     | μA   |
| OVER-VO               | DLTAGE PROTECTION (OVP) INPUT  |                                                                                                                                                                                                                                     |                 |       |     |      |
| V <sub>OVPR</sub>     | OVP rising threshold           |                                                                                                                                                                                                                                     |                 | 1.53  |     | V    |
| V <sub>OVPF</sub>     | OVP falling threshold          |                                                                                                                                                                                                                                     |                 | 1.39  |     | V    |
| I <sub>OVP</sub>      | OVP leakage current            | $0 V \le V_{OVP} \le 4 V$                                                                                                                                                                                                           |                 | -260  |     | nA   |
| EN/SHDN               | IINPUT                         |                                                                                                                                                                                                                                     |                 |       |     |      |
| V <sub>ENR</sub>      | Enable rising threshold        |                                                                                                                                                                                                                                     |                 |       | 1.2 | V    |
| V <sub>ENF</sub>      | Enable falling threshold       |                                                                                                                                                                                                                                     | 0.59            |       |     | V    |
| I <sub>EN</sub>       | Enable leakage current         | $0 V \le V_{EN} \le 4 V$                                                                                                                                                                                                            |                 | -1.7  |     | μA   |
| V <sub>EN-Open</sub>  | Open circuit Enable Voltage    | I <sub>EN</sub> = 0.1 μA, V <sub>CC</sub> ≥ 6 V                                                                                                                                                                                     |                 | 5.05  |     | V    |
| OUTPUT                | POWER LIMITING (PLIM)          |                                                                                                                                                                                                                                     |                 |       |     |      |
| P <sub>OUT</sub>      | Output Power Limit             | R <sub>PLIM</sub> = 26.7 kΩ                                                                                                                                                                                                         |                 | 3.65  |     | W    |
| P <sub>OUT</sub>      | Output Power Limit             | R <sub>PLIM</sub> = 95.3 kΩ                                                                                                                                                                                                         |                 | 13.65 |     | W    |
| P <sub>OUT</sub>      | Output Power Limit             | R <sub>PLIM</sub> = 255 kΩ                                                                                                                                                                                                          |                 | 36.5  |     | W    |
| OUTPUT                | CURRENT LIMITING (ILIM)        |                                                                                                                                                                                                                                     |                 |       |     |      |
| I <sub>OUT</sub>      | Output Current Limit           | R <sub>ILIM</sub> = 332 kΩ                                                                                                                                                                                                          |                 | 0.030 |     | А    |
| I <sub>OUT</sub>      | Output Current Limit           | R <sub>ILIM</sub> = 10 kΩ                                                                                                                                                                                                           |                 | 1.01  |     | А    |
| I <sub>OUT</sub>      | Output Current Limit           | R <sub>ILIM</sub> = 5.49 kΩ                                                                                                                                                                                                         |                 | 1.84  |     | А    |
| POWER                 | OUTPUT (OUT)                   | I                                                                                                                                                                                                                                   |                 |       |     |      |



#### 7.5 Electrical Characteristics (continued)

 $-40^{\circ}C \le T_{A} = T_{J} \le +125^{\circ}C, V_{IN} = 3 \text{ V to } 40 \text{ V (TPS16412, TPS16413)}, V_{IN} = 4.5 \text{ V to } 40 \text{ V (TPS16410, TPS16411)}, V_{CC} = V_{IN}, R_{ILIM} = 5.49 \text{ k}\Omega \text{ R}_{PLIM} = 255 \text{ k}\Omega \text{ R}_{IOCP} = 7.32 \text{ k}\Omega, \text{ FLT} = \text{Open}, C_{OUT} = 100 \text{ nF}, C_{IN} = 10 \text{ nF} \text{ } C_{dVdT} = \text{Open}, \text{PDLY} = \text{Open}, \text{ EN/SHDN} = \text{Open}$ 

(All voltages referenced to GND, (unless otherwise noted))

|                               | PARAMETER                                 | TEST CONDITIONS                      | MIN TYP                    | MAX                       | UNIT |
|-------------------------------|-------------------------------------------|--------------------------------------|----------------------------|---------------------------|------|
| R <sub>ON</sub>               | IN to OUT On resistance                   | -40°C ≤ T <sub>J</sub> ≤ 125°C       | 153                        | 3                         | mΩ   |
| R <sub>ON</sub>               | IN to OUT On resistance                   | 0 °C ≤ T <sub>J</sub> ≤ 85 °C        | 153                        | }                         | mΩ   |
| R <sub>ON</sub>               | IN to OUT On resistance                   | T <sub>J</sub> = 25°C                | 153                        | 3                         | mΩ   |
| I <sub>LKG-OUT</sub>          | Output Leakage current in OFF state       | VIN = 40 V, VOUT = 0 V, EN = Low     | -2.5                       | 5                         | μA   |
| CURREN                        | T MONITORING OUTPUT (IMON)                |                                      |                            |                           |      |
| G <sub>IMON</sub>             | Gain : I <sub>MON</sub> /I <sub>OUT</sub> | I <sub>OUT</sub> = 0.05 A to 1.8 A   | 50                         | )                         | µA/A |
| OS <sub>IMON</sub>            | I <sub>MON</sub> Offset current           | I <sub>OUT</sub> = 0 A               | 0.1                        |                           | μA   |
| OVER CL                       | JRRENT PROTECTION (IOCP) AND SHO          | ORT CIRCUIT PROTECTION (ISCP)        | -                          |                           |      |
| I <sub>OCP</sub>              | Over curret protection set-point          | R <sub>IOCP</sub> = 7.32 kΩ          | 2.18                       | 3                         | А    |
| I <sub>OCP</sub>              | Over curret protection set-point          | R <sub>IOCP</sub> = 16.2 kΩ          | 0.96                       | 5                         | А    |
| I <sub>Fasttrip</sub>         | Fast Trip protection threshold            |                                      |                            | 1.9 ×<br>I <sub>OCP</sub> |      |
| I <sub>SCP</sub>              | Short circuit protection threshold        |                                      | 7.4                        | 7.4                       |      |
| I <sub>LIM-</sub><br>Internal | Internal Current Limit                    | TPS16410, TPS16411                   | 0.81 ×<br>I <sub>OCF</sub> |                           | А    |
| THERMA                        | L PROTECTION and SHUTDOWN (TTSI           | )                                    |                            |                           |      |
| T <sub>TSD</sub>              | Thermal shutdown temperature              |                                      | 155                        | 5                         | °C   |
| T <sub>TSD-hyst</sub>         | Thermal shutdown temperature hysteresis   |                                      | 12                         | 2                         | °C   |
| Output s                      | lew rate control (dVdT)                   |                                      |                            |                           |      |
| I <sub>dVdt</sub>             | dVdT charging current                     |                                      | 2.04                       | Ļ                         | μA   |
| G <sub>dVdt</sub>             | dVdT Gain                                 |                                      | 49.8                       | 3                         | V/V  |
| FLT Outp                      | out (FLT) (Open Drain Output)             |                                      |                            |                           |      |
| R <sub>FLT</sub>              | Fault pin pull down resistance            |                                      | 75                         | 5                         | Ω    |
| I <sub>FLT-LKG</sub>          | Fault pin leakage current                 | FLT is High, V <sub>FLT</sub> ≤ 28 V | 0.01                       |                           | μA   |
| IN to OU                      | Short Detection                           |                                      |                            |                           |      |
| R <sub>short</sub>            | Resistance for IN to short detection      |                                      |                            | 30                        | mΩ   |

## 7.6 Timing Requirements

 $-40^{\circ}C \le T_{A} = T_{J} \le +125^{\circ}C, V_{IN} = 3 \text{ V to } 40 \text{ V (TPS16412, TPS16413)}, V_{IN} = 4.5 \text{ V to } 40 \text{ V (TPS16410, TPS16411)}, V_{CC} = V_{IN}, V_{EN} = 2 \text{ V}, R_{ILIM} = 5.49 \text{ k}\Omega \text{ R}_{PLIM} = 255 \text{ k}\Omega \text{ R}_{IOCP} = 7.32 \text{ k}\Omega, \text{ FLT} = \text{Open}, C_{OUT} = 100 \text{ nF}, C_{IN} = 10 \text{ nF} \text{ } C_{dVdT} = \text{Open}, \text{PDLY} = \text{Open}.$ 

(All voltages referenced to GND, (unless otherwise noted))

|                         | PARAMETER                           | TEST CONDITIONS                                                                                                     | MIN  | TYP | MAX | UNIT |
|-------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Enable/SHDN             | and Vcc Input                       |                                                                                                                     |      |     |     |      |
| t <sub>ON_dly</sub>     | Turn ON delay with Vcc              | $V_{EN} = V_{ENR} + 0.1 V$ , $R_{LOAD} = Open$                                                                      |      | 495 |     | μs   |
| $t_{\rm EN_ON_dly}$     | Enable ON Delay                     | Fast turn-on with Enable when device is not in shutdown, $V_{EN}$ = $V_{ENR}$ + 0.1 V , $R_{LOAD}$ = Open           |      | 290 | μs  |      |
| t <sub>EN_OFF_dly</sub> | Enable OFF Delay                    | $V_{\text{EN}}$ < $V_{\text{ENF}}$ to $V_{\text{OUT}}$ = 0.9 × $V_{\text{IN}}$ , , $R_{\text{LOAD}}$ = 100 $\Omega$ |      | 1.2 |     | μs   |
| t <sub>Low_SHDN</sub>   | Min Low Pulse for entering Shutdown | R <sub>LOAD</sub> = 100 Ω                                                                                           | 21.5 |     |     | ms   |
| OVP Input               |                                     |                                                                                                                     |      |     | I   |      |

7



## 7.6 Timing Requirements (continued)

 $-40^{\circ}C \le T_{A} = T_{J} \le +125^{\circ}C, V_{IN} = 3 \text{ V to } 40 \text{ V (TPS16412, TPS16413)}, V_{IN} = 4.5 \text{ V to } 40 \text{ V (TPS16410, TPS16411)}, V_{CC} = V_{IN}, V_{EN} = 2 \text{ V}, R_{ILIM} = 5.49 \text{ k}\Omega \text{ R}_{PLIM} = 255 \text{ k}\Omega \text{ R}_{IOCP} = 7.32 \text{ k}\Omega, \text{ FLT} = \text{Open}, C_{OUT} = 100 \text{ nF}, C_{IN} = 10 \text{ nF} \text{ C}_{dVdT} = \text{Open}, \text{PDLY} = \text{Open}.$ 

(All voltages referenced to GND, (unless otherwise noted))

| P                                | ARAMETER                                       | TEST CONDITIONS                                                                      | MIN TYP               | MAX | UNIT |
|----------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|-----|------|
| t <sub>OVP_entry_dly</sub>       | OVP Entry Delay                                | V <sub>OVP</sub> = V <sub>OVPR</sub> + 25 mV to FLT Low                              | 0.75                  |     | μs   |
| t <sub>OVP_exit_dly</sub>        | OVP Exit Delay                                 | $V_{OVP} = V_{OVPF} - 25 \text{ mV}$ to to FLT High                                  | 0.6                   |     | μs   |
| Over Current Prot                | tection and Short-circuit prot                 | ection                                                                               |                       |     |      |
| t <sub>fasttrip_dly</sub>        | Fast Trip protection delay                     | $I_{Fasttrip} < I_{OUT} < I_{SCP}$ to FET OFF                                        | 5.65                  |     | μs   |
| t <sub>SCP_dly</sub>             | Short-Circuit protection delay                 | $I_{OUT} = I_{SCP(min)} + 500 \text{ mA to FET OFF}$                                 | 280                   |     | ns   |
| Power Limiting                   |                                                | 1                                                                                    |                       | I   |      |
| t <sub>PDLY</sub>                | Blanking time before power limiting            | $I_{OUT} < I_{OCP}, P_{OUT} = 1.2 \times P_{LIM}, CDLY$<br>= 10 nF                   | 5                     |     | ms   |
| t <sub>PLIM-RES</sub>            | Power Limit response time                      | I <sub>OUT</sub> < I <sub>OCP</sub> , I <sub>OUT</sub> = 1.2 × ILIM, CDLY =<br>Open  | 215                   |     | μs   |
| t <sub>PLIM-DUR</sub>            | PowerLimit Duration                            |                                                                                      | 2 × t <sub>PDLY</sub> |     | S    |
| Current Limiting                 | 1                                              | · · ·                                                                                |                       | ľ   |      |
| t <sub>IDLY</sub>                | Blanking time before current limiting          | I <sub>OUT</sub> < I <sub>OCP</sub> , I <sub>OUT</sub> = 1.2 x ILIM, CDLY =<br>10 nF | 5                     |     | ms   |
| t <sub>ILIM-RES</sub>            | Current Limit response time                    | I <sub>OUT</sub> < I <sub>OCP</sub> , I <sub>OUT</sub> = 1.2 x ILIM, CDLY =<br>Open  | 280                   |     | μs   |
| t <sub>ILIM-DUR</sub>            | Current Limit Duration                         |                                                                                      | 2 × t <sub>PDLY</sub> |     | S    |
| Auto-Retry and T                 | hermal Shutdown                                | · · ·                                                                                |                       | ľ   |      |
| t <sub>retry</sub>               | Retry Delay after thermal shutdown             |                                                                                      | 8 × t <sub>PDLY</sub> |     | S    |
| Output Ramp Cor                  | ntrol (dVdT)                                   | · · ·                                                                                |                       | ľ   |      |
| t <sub>dVdt</sub>                | Output Ramp Time                               | C <sub>dVdt</sub> = Open, V <sub>IN</sub> = V <sub>CC</sub> = 24 V                   | 285                   |     | μs   |
| IN to OUT Short a                | nd FLT Output                                  | •                                                                                    |                       |     |      |
| t <sub>IN_OUT_Short_Detect</sub> | IN to OUT short detection time when FET is ON  | IN-OUT Short to FLT Low                                                              | 200                   |     | ms   |
| t <sub>IN_OUT_Short_Detect</sub> | IN to OUT short detection time when FET is OFF | IN-OUT Short to FLT Low                                                              | 20                    |     | ms   |



## 7.7 Typical Characteristics



**ADVANCE INFORMATION** 



## 7.7 Typical Characteristics (continued)





## 8 Detailed Description

## 8.1 Overview

The TPS1641x is an integrated eFuse with accurate power limit or current limit. The device integrates an NFET with  $R_{ON}$  of 152 m $\Omega$ . The TPS16410 and TPS16411 provides power limiting whereas the TPS16412 and TPS16413 provide current limiting. The TPS16410 and TPS16411 can provide 15-W accurate power limiting for low power circuit (LPCs) as per IEC60335 and UL60730 standards. TPS1641x devices also provide IN to OUT short detection and its indication on FLT output. IN to OUT short detection eliminates the need of additional eFuse or power limiting circuit in case of IN to OUT short test for IEC60335, UL60730, and similar standards. FLT can be used as input for MCU or it can be used to drive an external PFET. TPS1641x devices also provide protection from adjacent pin short and pin short to GND faults.

The TPS1641x device also provide configurable blanking time (IDLY or PDLY) and overcurrent protection (IOCP) for transient loads. Load such as motors need higher current for start-up. Blanking time is useful for providing higher current for start-up of loads such as motors.

TPS1641x devices have overvoltage protection (OVP), overtemperature protection, and adjustable output slew rate control (dvdt). Vcc and  $\overline{FLT}$  are rated up to 60 V and can provide protection up to 60 V with an external PFET.



## 8.2 Functional Block Diagram



## 8.3 Feature Description

#### 8.3.1 Enable and Shutdown Input (EN/SHDN)

The TPS1641x devices include a enable and shutdown input. Keeping EN/SHDN low for a duration more than  $t_{Low_SHDN}$  brings the device into low power shutdown mode, internal blocks of device are turned off, and the quiescent current of the device is reduced to  $I_{QSD}$  from  $V_{cc}$  supply.

While keeping EN/SHDN low for a duration less than  $t_{Low_SHDN}$ , the device turns off the internal FET only and FET can be turned back on quickly. The device turns off the internal FET with a delay of  $t_{EN_OFF_dly}$  as the enable pin is brought low. The internal FET can be enabled quickly with a delay of  $t_{EN_ON_dly}$  when the device is not in shutdown. See the *Electrical Characteristics* for  $V_{ENR}$  and  $V_{ENF}$  thresholds and the *Timing Requirements* for  $t_{Low_SHDN}$ ,  $t_{EN_OFF_dly}$ , and  $t_{EN_ON_dly}$  timings. A PWM signal with low period less than  $t_{Low_SHDN}$  can be provided on EN/SHDN pin of the device for fast turn-on and turn-off of internal FET. Figure 8-1 illustrates the EN/SHDN input in the TPS1641x devices. Figure 8-2 shows the start-up of the device with enable input.



#### Figure 8-1. EN/SHDN in TPS1641x Devices



Figure 8-2. Turn-On with Enable

#### 8.3.2 Overvoltage Protection (OVP)

The TPS1641x implements overvoltage protection to protect the load from input overvoltage conditions. A resistor divider can be connected from the IN pin of device to configure the overvoltage protection setpoint. The device turns off the internal FET and asserts the  $\overline{FLT}$  pin as the voltage at OVP pin goes above V<sub>OVPR</sub>, and as the OVP pin voltage falls below V<sub>OVPF</sub>, the internal FET is turned ON and  $\overline{FLT}$  pin is de-asserted. See the *Electrical Characteristics* table for V<sub>OVPF</sub> and V<sub>OVPR</sub> and *Timing Requirements* for t<sub>OVP entry dly</sub> and t<sub>OVP exit dly</sub>



timings for overvoltage protection input. Figure 8-3 illustrates the OVP input in TPS1641x devices. Figure 8-4 shows the overvoltage response.



Figure 8-3. OVP Input in TPS1641x



Figure 8-4. Overvoltage Protection Response for IN Voltage 12 V to 40 V

 $V_{cc}$  and  $\overline{FLT}$  pins of the device are rated up to 60 V, and the  $\overline{FLT}$  pin can be used to drive an external PFET transistor and provide protection from 60-V overvoltage at input as shown in Figure 8-5.







To disable the overvoltage input, connect OVP to GND. If the OVP pin is left open, the device turns off the internal FET.



## 8.3.3 Output Slew Rate and Inrush Current Control (dVdt)

During hot plug events or while trying to charge a large output capacitance, there can be a large inrush current. If the inrush current is not managed properly, it can damage the input connectors and cause the system power supply to droop leading to unexpected restarts elsewhere in the system. The inrush current during turn-on is directly proportional to the load capacitance and rising slew rate. Equation 1 can be used to find the output slew rate (SR) required to limit the inrush current ( $I_{INRUSH}$ ) for a given output capacitance ( $C_{OUT}$ ).

$$SR = \frac{I_{INRUSH}}{C_{OUT}}$$
(1)

A capacitance can be added to the dVdt pin to control the rising slew rate and lower the inrush current during turn-on. The required  $C_{dVdt}$  capacitance to produce a given slew rate can be calculated using Equation 2.

$$C_{dVdt} = \frac{I_{dVdt} \times G_{dVdt}}{SR}$$
(2)

The fastest output slew rate is achieved by leaving the dVdt pin open. Figure 8-8 illustrates the output slew rate control in the TPS1641x devices. Figure 8-9 shows the output slew rate control response of the device.



Figure 8-8. Output Slew Rate Control in the TPS1641x





Figure 8-9. Output Slew Rate Control with V<sub>IN</sub> = 12 V,  $C_{dVdt}$  = 150 nF, and  $C_{OUT}$  = 470  $\mu$ F

## 8.3.4 Active Current Limiting (ILIM) with the TPS16412 and TPS16413

The TPS16412 and TPS16413 devices respond to output overcurrent or overload conditions by actively limiting the current. The devices first provide a blanking time configured by capacitance on the IDLY pin. During this blanking time, the device can provide a current up to  $I_{OCP}$  value. After the end of this blanking time, the devices limit current to ILIM value. ILIM can be set by connecting resistor on ILIM pin.  $R_{ILIM}$  can be calculated by Equation 3.

$$I_{LIM} = \frac{0.95 A}{R_{ILIM}} \times 10 \,k\Omega \tag{3}$$

If the output current exceeds  $I_{OCP}$ , the device goes into current limiting. During current limiting, if the output current goes below ILIM ( $I_{OUT} < ILIM$ ), the device resets the IDLY timer and restarts IDLY timer when  $I_{OUT} > ILIM$ . Figure 8-10 illustrates the current limiting behavior for  $I_{OUT} < I_{OCP}$  and for  $I_{OCP} \le I_{OUT} < I_{fast-trip}$ . During current limiting, if the output current goes below ILIM ( $I_{OUT} < ILIM$ ), the device resets the IDLY timer and restarts the IDLY timer and restarts the IDLY timer when  $I_{OUT} > ILIM$ .



Figure 8-10. Current Limit with Blanking Time (IDLY) in the TPS16412 and TPS16413

During the current limiting, the device dissipates a power of  $(V_{IN} - V_{OUT}) \times I_{OUT}$  and the device gets heated up. If the junction temperature of device reaches thermal shutdown temperature  $(T_{TSD})$ , the device turns off the internal FET. If the device does not go into thermal shutdown, the internal FET is turned off after a duration of  $t_{ILIM-DUR}$ . After the internal FET is turned off, the TPS16412 auto-retries while the TPS16413 latches off. Table 8-1 summarizes the device behavior for different output currents.



#### Table 8-1. Current Limiting and Overload Protection with TPS16412 and TPS16413

| Output Current (I <sub>OUT</sub> )    | Device Response                                                                                                                               |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>OUT</sub> < I <sub>LIM</sub>   | The device provides current up to I <sub>LIM</sub> .                                                                                          |
| $I_{LIM} \le I_{OUT} < I_{OCP}$       | The device provides current up to $I_{OCP}$ for a duration of IDLY and then limits current to ILIM for a maximum duration of $t_{ILIM-DUR}$ . |
| $I_{OCP} \le I_{OUT} < I_{fast-trip}$ | The device limits current to ILIM for a maximum duration of t <sub>ILIM-DUR</sub> .                                                           |
| $I_{fast-trip} \le I_{OUT} < I_{SCP}$ | The device turns off the internal FET after a delay of t <sub>fast-trip.</sub>                                                                |
| I <sub>SCP</sub> ≤ I <sub>OUT</sub>   | The device turns off the internal FET after a delay of t <sub>SCP_dly</sub> .                                                                 |

#### 8.3.5 Active Power Limiting (PLIM) with the TPS16410 and TPS16411

The TPS16410 and TPS16411 devices respond to output overcurrent or overload conditions by actively limiting the output power. The devices first provide a blanking time configured by capacitance on PDLY pin. During this blanking time, the device can provide a current up to  $I_{OCP}$  value. After the end of this blanking time, the devices limit power to PLIM value. Power limit can be set by connecting a resistor on the PLIM pin. During power limiting, if the output power goes below PLIM ( $P_{OUT} < PLIM$ ), the device resets the PDLY timer and restarts the PDLY timer when  $I_{OUT} > PLIM$ . Use Equation 4 to calculate the value of resistor for power limiting. TI recommends to set PLIM < 0.9 ×  $V_{OUT} × I_{OCP}$ .

$$P_{LIM} = \frac{13.65 W}{95.3 k\Omega} \times R_{PLIM} \tag{4}$$

Figure 8-11 illustrates the power limiting in the TPS16410 and TPS16411 devices for  $I_{OUT} < I_{OCP}$  and  $I_{OCP} \le I_{OUT} < I_{fast-trip}$ .



Figure 8-11. Power Limit with Blanking Time in the TPS16410 and TPS16411

During power limiting, the device dissipates a power of  $(V_{IN} - V_{OUT}) \times I_{OUT}$  and the device gets heated up. If the junction temperature of device reaches thermal shutdown temperature  $(T_{TSD})$ , the device turns off the internal FET. If the device does not go into thermal shutdown, the internal FET is turned off after a duration of  $t_{ILIM-DUR}$ . After the internal FET is turned off, the TPS16410 device auto-retries while the TPS16411 device latches off. Table 8-2 summarizes the device behavior for different output power and current.

#### Table 8-2. Power Limiting and Overload Response in TPS16410 and TPS16411 Devices

| Output Power (P <sub>OUT</sub> ) or Output<br>Current (I <sub>OUT</sub> ) | Device Response                                                                                                                               |
|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| P <sub>OUT</sub> < PLIM                                                   | The device provides power up to PLIM.                                                                                                         |
| PLIM ≤ P <sub>OUT</sub><br>and I <sub>OUT</sub> < I <sub>OCP</sub>        | The device provides current up to IOCP for a duration of PDLY and then limits power to PLIM for a maximum duration of $t_{\text{PLIM-DUR}}$ . |
| I <sub>OCP</sub> ≤ I <sub>OUT</sub> < I <sub>fast-trip</sub>              | The device limits current to PLIM for a maximum duration of t <sub>PLIM-DUR</sub> .                                                           |
| $I_{fast-trip} \le I_{OUT} < I_{SCP}$                                     | The device turns off the internal FET after a delay of $t_{fast-trip}$ .                                                                      |
| I <sub>SCP</sub> ≤ I <sub>OUT</sub>                                       | The device turns off the internal FET after a delay of t <sub>SCP_dly</sub> .                                                                 |

#### 8.3.5.1 Internal Current Limit for the TPS16410 and TPS16411

In power limiting devices, there is an internal current limit. If during power up, the output current exceeds overcurrent protection setpoint ( $I_{OCP}$ ), these devices limit current to 0.81 ×  $I_{OCP}$ .

The TPS16410 and TPS16411 devices also limit the output current if PLIM is set to more than ( $V_{OUT} \times I_{OCP}$ ) and  $I_{OUT}$  exceeds  $I_{OCP}$ .

#### 8.3.6 Overcurrent Protection (I<sub>OCP</sub>) and Blanking Time (IDLY or PDLY) for Transient Loads

In TPS1641x devices, the overcurrent protection set-point can be configured by connecting a resistor on  $I_{OCP}$  pin. The resistor value for overcurrent can be calculated by Equation 5.

$$I_{OCP} = \frac{2.18 A}{R_{IOCP}} \times 7.32 \,k\Omega \tag{5}$$

The devices also provide blanking time for overload or overcurrent events. This blanking time can be configured by connecting a capacitor on IDLY or PDLY, and the blanking time can be calculated by Equation 6.

$$Blanking Time \left( IDLY \text{ or } PDLY \right) = \frac{5 ms}{10 nF} \times CDLY$$
(6)

#### 8.3.7 Fast-Trip and Short-Circuit Protection

During an output short-circuit event, the current through the device increases very rapidly. When an output short-circuit is detected and output current reaches  $I_{SCP}$  level, the device turns off the internal FET after a delay of  $t_{SCP\_dly}$ .

In case of fast input transients, the current through internal FET rises rapidly, but these transients can lead to false turn-off of internal FET due to excessive flow of current through internal FET. To prevent false tripping during these input transients, the device includes fast-trip comparator, which turns off the internal FET if the output current exceeds  $I_{fast-trip}$  for a duration of  $t_{fast-trip}$ . Figure 8-12 shows the short-circuit response of the device.





Figure 8-12. Short-Circuit Response with  $V_{IN}$  = 12 V

## 8.3.8 Analog Load Current Monitor (IMON) on the IOCP Pin

The device allows the system to monitor the output load current accurately by providing an analog current on the  $I_{OCP}$  pin, which is proportional to the current through the FET. The resistor on IOCP or IMON pin converts this current into voltage and this voltage can be used for monitoring the output current. Output current can be calculated from voltage at IOCP or IMON pins by using Equation 7.

$$I_{OUT} = \frac{V_{IOCP} - (OS_{IMON} \times R_{IOCP})}{G_{IMON} \times R_{IOCP}}$$
(7)

## 8.3.9 IN to OUT Short Detection

The TPS1641x devices include short detection across IN and OUT pins. If the device detects a resistance less than  $R_{short}$  across IN and OUT pins, the device asserts the FLT pin low. See the *Electrical Characteristics* table for  $R_{short}$ . See the *Timing Requirements* table for  $t_{IN_OUT\_Short\_Detect}$ .

At start-up, the device keeps  $\overline{FLT}$  low and the internal FET off. The device detects for short across IN to OUT before turning on the internal FET. If device does not detect any short across IN to OUT, the device de-asserts the  $\overline{FLT}$  and enables the internal FET. After start-up, the device detects for short across IN to OUT at regular intervals and asserts the  $\overline{FLT}$  pin after a delay of  $t_{IN\_OUT\_Short\_Detect}$ . Figure 8-13 illustrates the response of device for IN to OUT short.



Figure 8-13. IN to OUT Short Detection for V<sub>IN</sub> = 12 V

## 8.3.10 Thermal Shutdown and Overtemperature Protection

During power or current limiting, there is a power dissipation  $[(V_{IN} - V_{OUT}) \times I_{OUT}]$  in the internal FET of the device. Due to this power dissipation, the temperature  $(T_J)$  of device increases. When the device temperature increases above  $T_{TSD}$ , it shuts down. After the thermal shutdown, the TPS16411 and TPS16413 remain latched. To reset the latch, toggle EN/SHDN or recycle the Vcc supply. To reset the latch, keep EN/SHDN pin low for duration more than  $t_{Low SHDN}$ .

After thermal shutdown, the TPS16410 and TPS16412 devices wait for temperature to go below  $[T_{TSD} - T_{TSD-hyst}]$  and then the device restarts after a delay of  $t_{retry}$ .

## 8.3.11 Fault Response and Indication (FLT)

FLT is an open-drain output to indicate the overvoltage, IN to OUT short, overtemperature, and current and power limit events. Table 8-3 summarizes the state of FLT pin under different events. To prevent excessive dissipation in device during adjacent pin short test (FLT to EN/SHDN), pull up the FLT pin with a resistor (RFLT) such that sink current into FLT pin is less than 3 mA. Figure 8-14 shows the connection diagram for FLT pin with a pullup resistor.



Figure 8-14. FLT Output in the TPS1641x



| Event, Condition                                               | FLT Pin |
|----------------------------------------------------------------|---------|
| Device disabled or shutdown (EN Low)                           | Low     |
| Overvoltage protection (V <sub>OVP</sub> > V <sub>OVPR</sub> ) | Low     |
| IN to short detection                                          | Low     |
| Thermal shutdown (T <sub>J</sub> > T <sub>TSD</sub> )          | Low     |
| After current or power limiting timeout                        | Low     |
| At power up for a duration of T <sub>ON_dly</sub>              | Low     |

# Table 8-3. FLT Pin Indication for Different Events

## 8.4 Device Functional Modes

The device can be brought into low power shutdown mode by bringing the EN/SHDN pin low. In low power shutdown mode, the internal blocks of devices are shut down and it takes  $I_{QSD}$  from  $V_{CC}$  supply. See the *Enable and Shutdown Input (EN/SHDN)* section for details.



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

TPS1641x devices include power limiting or current limiting for a low power circuit (as per IEC60335 and UL60730 standards) in appliances, HVAC actuators, and medical equipment. TPS1641x devices also have IN to OUT short detection for internal FET for IN-OUT short testing during IEC60335 or UL60730 certifications. The TPS16410 and TPS16411 have an accurate power limiting feature while the TPS16412 and TPS16413 have an accurate current limiting feature. For transient current required for start-up of motors or actuators, TPS1641x devices have a configurable overcurrent protection threshold (IOCP) and configurable blanking time (IDLY/PDLY). For start-up with big capacitance (< 1 mF) on output, the TPS1641x include dVdT feature to control the output slew rate and limiting the inrush current during power up. The output current can be monitored from IOCP or IMON pin, by sensing the voltage on this pin.

#### 9.2 Typical Application: 15-W Power Limiting for Low Power Circuits (LPCs)

The TPS16410 and TPS16411 can be used for 15-W power limiting for low-power circuits in IEC60335 and UL60730 standards. The output power limit can be configured by a resistor on the PLIM pin. Figure 9-1 provides a typical application circuit for 15-W power limiting.



Figure 9-1. 15-W Power Limiting for Low-Power Circuits



## 9.2.1 Design Requirements

| Parameter                              | Value        |  |  |  |  |  |  |  |  |
|----------------------------------------|--------------|--|--|--|--|--|--|--|--|
| V <sub>IN</sub>                        | 18 V to 32 V |  |  |  |  |  |  |  |  |
| P <sub>OUT</sub>                       | ≤ 15 W       |  |  |  |  |  |  |  |  |
| Overcurrent protection                 | 1 A          |  |  |  |  |  |  |  |  |
| Output capacitance (C <sub>OUT</sub> ) | 470 μF       |  |  |  |  |  |  |  |  |
| I <sub>INRUSH</sub>                    | ≤ 350 mA     |  |  |  |  |  |  |  |  |
| Blanking time for transients (PDLY)    | 5 ms         |  |  |  |  |  |  |  |  |
|                                        |              |  |  |  |  |  |  |  |  |

#### Table 9-1. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Setting Overvoltage Setpoints

Input overvoltage protection setpoints can be set by connecting resistors (R1, R2) from the IN pin to OVP pin. The value of resistors can be calculated using Equation 8 and Equation 9. To set the OVP rising setpoint to 32 V, R1 = 1 M $\Omega$  and R2 = 47 k $\Omega$  are selected.

$$OVP \text{ Rising Setpoint} = \frac{V_{OVPR} \times (R1 + R2)}{R2}$$

$$OVP \text{ Falling Setpoint} = \frac{V_{OVPF} \times (R1 + R2)}{R2}$$
(8)
(9)

#### 9.2.2.2 Setting the Output Overcurrent Setpoint (IOCP)

To set the output overcurrent setpoint, a resistor (R4) is required on the IOCP pin. To calculate the value of this resistor (R4), use Equation 5. For  $I_{OCP} = 1$  A, R4 is selected as 16.2 k $\Omega$ .

#### 9.2.2.3 Setting the Output Power Limit

For setting the output power limit, a resistor (R3) is required on the PLIM pin. To calculate the value of power limit, useEquation 4. To keep output power limit  $\leq$  15 W, R3 was selected as 95.3 k $\Omega$ .

#### 9.2.2.4 Monitoring the Output Current

The output current can be monitored on IOCP or IMON by reading the voltage on this pin. The output current can be calculated using Equation 7.

#### 9.2.2.5 Limiting the Inrush Current and Setting the Output Slew Rate

For charging the large capacitors on output, the output slew rate can be controlled by using a capacitor on dVdt pin. The value of inrush current can be estimated by Equation 10. To keep the inrush current below 350 mA,  $C_{dVdt}$  is selected as 150 nF.

$$I_{INRUSH} = \frac{I_{dVdt} \times G_{dVdt} \times C_{OUT}}{C_{dVdt}}$$

(10)



#### 9.2.3 Application Curves





### 9.3 Best Design Practices

- Use  $C_{IN} \ge 10 \text{ nF}$  for decoupling  $V_{cc}$  and IN pins.
- · Do not leave the OVP, PLIM or ILIM, and IOCP or IMON pins open or floating.
- Connect the PowerPAD of the device to GND on the PCB.
- Do not connect the EN/SHDN pin to voltage more than 5 V.
- Do not connect dVdt, PLIM or ILIM, and IOCP or IMON pins to GND.

### 9.3.1 Applications Limitations

The following are limitations in present samples of the TPS1641x devices (PTPS1641x). These limitations will be corrected in production release of the device.

- With a CDLY capacitor on IDLY or PDLY pin, the device provides shorter  $t_{ILIM-DUR}$  or  $t_{ILIM-DUR}$  (< 2 ×  $t_{IDLY}$  or < 2 ×  $t_{PDLY}$ ) and  $t_{retry}$  (< 8 ×  $t_{IDLY}$  or 8 ×  $t_{PDLY}$ ) timings. In case of overload or overcurrent events (with  $I_{OUT}$  >  $I_{LIM}$ ), the device ends current limiting and retries within a short duration. Without the CDLY capacitor, the device provides  $t_{ILIM-DUR}$  or  $t_{ILIM-DUR}$  of 155 ms and  $t_{retry}$  of 620 ms. Figure 9-7 illustrates  $t_{ILIM-DUR}$  and  $t_{retry}$  timings.
- The TPS16412 device latches off for an overcurrent event with I<sub>OUT</sub> close to I<sub>LIM</sub> and I<sub>OUT</sub> < I<sub>OCP</sub>. The TPS16412 device keeps the internal FET off after IDLY blanking duration for an overcurrent event with I<sub>OUT</sub> close to I<sub>LIM</sub> and I<sub>OUT</sub> < I<sub>OCP</sub>. Toggle the EN/SHDN pin or recycle VIN supply to restart.
- Devices can sustain ESD(HBM) voltage up to ±500 V. Use proper ESD safe work surfaces and ESD safe packaging process with the present samples of the device.



Figure 9-7. Shorter t<sub>ILIM-DUR</sub> and t<sub>retry</sub> Timings with CDLY = 10 nF

## 9.4 Power Supply Recommendations

- Use  $4.5 \text{ V} \le \text{V}_{\text{IN}} \le 40 \text{ V}$  for the TPS16410 and TPS16411.
- Use 2.7 V  $\leq$  V<sub>IN</sub>  $\leq$  40 V for the TPS16412 and TPS16413.
- Use V<sub>IN</sub> ≤ V<sub>CC</sub> ≤ 60 V.
- Pull up FLT with voltage ≤ 60 V. Use a pullup resistor to keep current into the FLT pin < 3 mA.</li>

## 9.4.1 Transient Protection

In the case of a short-circuit and overload current limit when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative



voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Figure 9-8 illustrates the transient protection circuit. Typical methods for addressing transients include:

- Minimize lead length and inductance into and out of the device.
- Use a large PCB GND plane.
- Connect a Schottky diode (D2) from the OUT pin ground to absorb negative spikes. The OUT pin has an
  absolute maximum rating of –1 V for negative transient spikes on output.
- Connect a low-ESR capacitor larger than 1 µF at the OUT pin very close to the device.
- Use a low-value ceramic capacitor  $C_{IN} = 0.1 \,\mu\text{F}$  to absorb the energy and dampen the transients. The approximate value of input capacitance can be estimated with Equation 11.

$$V_{IN-SPIKE} = V_{IN} + I_{LOAD} \times \sqrt{\frac{L_{IN}}{C_{IN}}}$$
(11)

Some applications require additional Transient Voltage Suppressor (TVS) to keep transients below the
absolute maximum rating of the device. A TVS can help to absorb the excessive energy dump and prevent it
from creating very fast transient voltages on the input of the device. Use a suitable TVS to clamp the transient
voltage below the absolute maximum rating of the device.



TVS D1\* and Schottky D2\* are optional diodes for transient protection on the input and output.

## Figure 9-8. Transient Protection with TPS1641x

## 9.5 Layout

#### 9.5.1 Layout Guidelines

- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND (PowerPAD) pin must be tied to the PCB ground plane at the terminal of the IC with the shortest possible trace. The PCB ground must be a copper plane or island on the board. TI recommends to have a separate ground plane island for the eFuse. This plane does not carry any high currents and serves as a quiet ground reference for all the critical analog signals of the eFuse. The device ground plane must be connected to the system power ground plane using a star connection.
- The optimal placement of the decoupling capacitor (C<sub>IN</sub>) is closest to the IN and GND pins of the device. Care
  must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN pin, and the GND
  pin of the IC.
- Locate the following support components close to their connection pins:
  - R<sub>ILM</sub> or R<sub>PLM</sub>
  - R<sub>IOCP</sub>
  - C<sub>DLY</sub>
  - C<sub>dVdT</sub>
  - Resistors for OVP



- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace
  routing for these components to the device must be as short as possible to reduce parasitic effects on the
  current limit, overcurrent blanking interval, and soft-start timing.
- Because the bias current on ILM pin directly controls the overcurrent protection behavior of the device, the PCB routing of this node must be kept away from any noisy (switching) signals.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, TI recommends a protection Schottky diode to address negative transients due to switching of inductive loads. TI recommends to add a ceramic decoupling capacitor (C<sub>OUT</sub>) of 1 µF or greater between OUT and GND. These components must be physically close to the OUT pins. Care must be taken to minimize the loop area formed by the Schottky diode and bypass-capacitor connection, the OUT pin, and the GND pin of the IC.

#### 9.5.2 Layout Example



Figure 9-9. Layout Example



## **10 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **10.1 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.3 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### **10.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### 11.1 Tape and Reel Information







| Device        | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| PTPS16410DRCR | VSON         | DRC             | 10   | 250 | 210.0       | 185.0      | 35.0        |
| PTPS16411DRCR | VSON         | DRC             | 10   | 250 | 210.0       | 185.0      | 35.0        |
| PTPS16412DRCR | VSON         | DRC             | 10   | 250 | 210.0       | 185.0      | 35.0        |
| PTPS16413DRCR | VSON         | DRC             | 10   | 250 | 210.0       | 185.0      | 35.0        |



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
 This drawing is subject to change without notice.
 The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.

PIN 1 ID-(OPTIONAL)

 $10X_{0.3}^{0.5}$ 

sÿ́MM ⊈



0.1 (C A B 0.05 (C C

 $\oplus$ 

4218878/B 07/2018

#### Texas INSTRUMENTS www.ti.com

# **PACKAGE OUTLINE**

VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

**DRC0010J** 



**DRC0010J** 

# **EXAMPLE BOARD LAYOUT**

#### VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





# **EXAMPLE STENCIL DESIGN**

# **DRC0010J**

## VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan | Lead finish/  | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------|---------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)      | Ball material | (3)           |              | (4/5)          |         |
| PTPS16410DRCR    | ACTIVE | VSON         | DRC     | 10   | 3000 | TBD      | Call TI       | Call TI       | -40 to 125   |                | Samples |
| PTPS16411DRCR    | ACTIVE | VSON         | DRC     | 10   | 3000 | TBD      | Call TI       | Call TI       | -40 to 125   |                | Samples |
| PTPS16412DRCR    | ACTIVE | VSON         | DRC     | 10   | 3000 | TBD      | Call TI       | Call TI       | -40 to 125   |                | Samples |
| PTPS16413DRCR    | ACTIVE | VSON         | DRC     | 10   | 3000 | TBD      | Call TI       | Call TI       | -40 to 125   |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **DRC 10**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated