

Sample &

Buy



#### **TPS22959**

SLVSCN2B-JUNE 2014-REVISED JULY 2015

# TPS22959 5.5-V, 15-A, 4.4-mΩ On-Resistance Load Switch

Technical

Documents

#### Features 1

- Integrated Single Channel Load Switch
- VBIAS Voltage Range: 2.5 V to 5.5 V
- VIN Voltage Range: 0.8 V to 5.5 V
- Ultra Low RON Resistance
  - R<sub>ON</sub> = 4.4 m $\Omega$  at V<sub>IN</sub> = 5 V (V<sub>BIAS</sub> = 5 V)
- 15 A Maximum Continuous Switch Current
- Low Quiescent Current
  - (20 µA for V<sub>BIAS</sub> = 5 V)
- Low Shutdown Current
  - (1 µA for V<sub>BIAS</sub> = 5 V)
- Low Control Input Threshold Enables Use of 1.2 V or Higher GPIO
- Controlled and Fixed Slew Rate Across  $V_{BIAS}$  and VIN

- t<sub>R</sub> = 2663 µs at V<sub>IN</sub> = 5 V (V<sub>BIAS</sub> = 5 V)

- Quick Output Discharge (QOD)
- SON 8-Pin Package with Thermal Pad
- ESD Performance Tested per JESD 22
  - 2-kV Human-Body Model (HBM)
  - 1-kV Charged-Device Model (CDM)

#### Applications 2

- Servers
- Medical
- **Telecom Systems**
- Computing
- Industrial Systems
- High Current Voltage Rails

#### 4 Simplified Schematic



#### 3 Description

Tools &

Software

The TPS22959 is a small, ultra-low R<sub>ON</sub>, single channel load switch with controlled turn on. The device contains an N-channel MOSFET that can operate over an input voltage range of 0.8 V to 5.5 V and supports a maximum continuous current of 15 A.

Support &

Community

2.2

The combination of ultra-low RON and high current capability of the device makes it ideal for driving processor rails with very tight voltage dropout tolerances. The controlled rise time of the device greatly reduces inrush current caused by large bulk load capacitances, thereby reducing or eliminating voltage droop on the power supply. The switch can be independently controlled via the ON pin, which is capable of interfacing directly with low-voltage control signals originating from microcontrollers or low voltage discrete logic. The device further reduces the total solution size by integrating a 224- $\Omega$  pull-down resistor for quick output discharge (QOD) when the switch is turned off.

The TPS22959 is available in a small 3.00 mm x 3.00 mm WSON-8 package (DNY). The DNY package integrates a thermal pad which allows for high power dissipation in high current and high temperature applications. The device is characterized for operation over the free-air temperature range of -40°C to 105°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS22959    | WSON (8) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



#### $R_{ON}$ vs $V_{IN}$ ( $V_{BIAS}$ = 5 V, $I_{OUT}$ = -200 mA)

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.



### **Table of Contents**

| 1 | Feat | tures 1                                                 |
|---|------|---------------------------------------------------------|
| 2 | Арр  | lications 1                                             |
| 3 | Des  | cription 1                                              |
| 4 | Sim  | plified Schematic1                                      |
| 5 | Rev  | ision History 2                                         |
| 6 | Pin  | Configuration and Functions 3                           |
| 7 | Spe  | cifications3                                            |
|   | 7.1  | Absolute Maximum Ratings 3                              |
|   | 7.2  | ESD Ratings 4                                           |
|   | 7.3  | Recommended Operating Conditions 4                      |
|   | 7.4  | Thermal Information 4                                   |
|   | 7.5  | Electrical Characteristics, V <sub>BIAS</sub> = 5.0 V 5 |
|   | 7.6  | Electrical Characteristics, V <sub>BIAS</sub> = 2.5 V 6 |
|   | 7.7  | Switching Characteristics 7                             |
|   | 7.8  | Typical Characteristics 9                               |
| 8 | Deta | ailed Description 14                                    |
|   | 8.1  | Overview 14                                             |

|    | 8.2  | Functional Block Diagram          | 14 |
|----|------|-----------------------------------|----|
|    | 8.3  | Feature Description               | 14 |
|    | 8.4  | Device Functional Modes           | 15 |
| 9  | App  | lications and Implementation      | 16 |
|    | 9.1  | Application Information           | 16 |
|    | 9.2  | Typical Application               | 16 |
| 10 | Pow  | er Supply Recommendations         | 19 |
| 11 | Lay  | out                               | 19 |
|    | 11.1 | Layout Guidelines                 | 19 |
|    | 11.2 | Layout Example                    | 20 |
| 12 | Dev  | ice and Documentation Support     | 21 |
|    | 12.1 | Community Resources               | 21 |
|    | 12.2 | Trademarks                        | 21 |
|    | 12.3 | Electrostatic Discharge Caution   | 21 |
|    | 12.4 | Glossary                          | 21 |
| 13 | Mec  | hanical, Packaging, and Orderable |    |
|    | Info | mation                            | 21 |
|    |      |                                   |    |

### 5 Revision History

2

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (June 2014) to Revision B                                  | Page |
|------------------------------------------------------------------------------------|------|
| <ul> <li>Updated T<sub>A</sub> ratings in datasheet from 85°C to 105°C.</li> </ul> | 1    |
| Changes from Original (May 2014) to Revision A                                     | Page |
| Initial release of full version.                                                   |      |



www.ti.com



#### 6 Pin Configuration and Functions



**Top View** 

**Bottom View** 

#### Pin Functions

| Pin   |                        | 10  | DESCRIPTION                                                                                                                                  |
|-------|------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO.                    | 1/0 | DESCRIPTION                                                                                                                                  |
| VIN   | 1, 2                   | I   | Switch input. Place ceramic bypass capacitor(s) between this pin and GND. See the <i>Detailed Description</i> section for more information.  |
| VIN   | Exposed thermal<br>Pad | I   | Switch input. Place ceramic bypass capacitor(s) between this pin and GND. See the <i>Detailed Description</i> section for more information.  |
| VBIAS | 3                      | Ι   | Bias voltage. Power supply to the device.                                                                                                    |
| ON    | 4                      | I   | Active high switch control input. Do not leave floating.                                                                                     |
| GND   | 5                      | -   | Ground.                                                                                                                                      |
| VOUT  | 6, 7, 8                | 0   | Switch output. Place ceramic bypass capacitor(s) between this pin and GND. See the <i>Detailed Description</i> section for more information. |

### 7 Specifications

#### 7.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                              | MIN  | MAX | UNIT |
|-------------------|--------------------------------------------------------------|------|-----|------|
| V <sub>IN</sub>   | Input voltage range                                          | -0.3 | 6   | V    |
| V <sub>BIAS</sub> | Bias voltage range                                           | -0.3 | 6   | V    |
| V <sub>OUT</sub>  | Output voltage range                                         | -0.3 | 6   | V    |
| V <sub>ON</sub>   | ON pin voltage range                                         | -0.3 | 6   | V    |
| I <sub>MAX</sub>  | Maximum Continuous Switch Current, T <sub>A</sub> = 25°C     |      | 15  | А    |
| I <sub>PLS</sub>  | Maximum Pulsed Switch Current, pulse < 300 µs, 2% duty cycle |      | 17  | А    |
| TJ                | Maximum junction temperature                                 |      | 125 | °C   |
| T <sub>STG</sub>  | Storage temperature range                                    | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

STRUMENTS

EXAS

#### 7.2 ESD Ratings

|                                            |                                                                   |                                                                                       | VALUE | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000                                                                                 |       |      |
|                                            | Electrostatic discharge                                           | Charged-device model (CDM), per JEDEC specification JESD22-C101 $^{\left( 2\right) }$ | ±1000 | V    |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

#### 7.3 Recommended Operating Conditions

Over operating free-air temperature range (unless otherwise noted)

|                     |                          |                                      | MIN              | MAX               | UNIT |
|---------------------|--------------------------|--------------------------------------|------------------|-------------------|------|
| V <sub>IN</sub>     | Input voltage range      |                                      | 0.8              | V <sub>BIAS</sub> | V    |
| V <sub>BIAS</sub>   | Bias voltage range       |                                      | 2.5              | 5.5               | V    |
| V <sub>ON</sub>     | ON voltage range         |                                      | 0                | 5.5               | V    |
| V <sub>OUT</sub>    | Output voltage range     |                                      |                  | V <sub>IN</sub>   | V    |
| V <sub>IH, ON</sub> | High-level voltage, ON   | $V_{BIAS} = 2.5 V \text{ to } 5.5 V$ | 1.2              | 5.5               | V    |
| V <sub>IL, ON</sub> | Low-level voltage, ON    | $V_{BIAS} = 2.5 V \text{ to } 5.5 V$ | 0                | 0.5               | V    |
| T <sub>A</sub>      | Operating Ambient Temper | ature                                | -40              | 105               | °C   |
| C <sub>IN</sub>     | Input Capacitor          |                                      | 1 <sup>(1)</sup> |                   | μF   |

(1) Refer to Detailed Description section.

#### 7.4 Thermal Information

|                     |                                              | TPS22959   |      |
|---------------------|----------------------------------------------|------------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | DNY (WSON) | UNIT |
|                     |                                              | 8 PINS     |      |
| R <sub>θJA</sub>    | Junction-to-ambient thermal resistance       | 44.6       | °C/W |
| R <sub>θJCtop</sub> | Junction-to-case (top) thermal resistance    | 44.4       | °C/W |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 17.6       | °C/W |
| ΨJT                 | Junction-to-top characterization parameter   | 0.4        | °C/W |
| Ψјв                 | Junction-to-board characterization parameter | 17.4       | °C/W |
| R <sub>θJCbot</sub> | Junction-to-case (bottom) thermal resistance | 1.1        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics, V<sub>BIAS</sub> = 5.0 V

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40^{\circ}C \le T_A \le 105^{\circ}C$  and  $V_{BIAS} = 5.0 \text{ V}$ . Typical values are for  $T_A = 25^{\circ}C$  (unless otherwise noted).

|                        | PARAMETER TEST CONDITIONS           |                                              | T <sub>A</sub>            | MIN            | TYP   | MAX  | UNIT |    |
|------------------------|-------------------------------------|----------------------------------------------|---------------------------|----------------|-------|------|------|----|
| CURRENT                | S AND THRESHOLDS                    |                                              |                           | 1 1            |       |      |      |    |
|                        | N                                   | $I_{OUT} = 0, V_{IN} = V_{BIAS}$             | ,                         | -40°C to 85°C  |       | 20.4 | 26.0 |    |
| I <sub>Q, VBIAS</sub>  | V <sub>BIAS</sub> quiescent current | V <sub>ON</sub> = 5.0 V                      |                           | -40°C to 105°C |       |      | 27.0 | μΑ |
|                        | $V_{\rm even} = 0.1 \text{ V}$      |                                              |                           | -40°C to 85°C  |       | 1.1  | 1.5  |    |
| I <sub>SD, VBIAS</sub> | V <sub>BIAS</sub> shutdown current  | $V_{ON} = 0 V, V_{OUT} = 0 V$                |                           | -40°C to 105°C |       |      | 1.6  | μA |
|                        |                                     |                                              |                           | -40°C to 85°C  |       |      | 0.1  |    |
|                        |                                     |                                              | $V_{IN} = 5.0 V$          | -40°C to 105°C |       |      | 0.5  |    |
|                        |                                     |                                              |                           | -40°C to 85°C  |       |      | 0.1  |    |
| I <sub>SD, VIN</sub>   |                                     |                                              | V <sub>IN</sub> = 3.3 V   | -40°C to 105°C |       |      | 0.5  |    |
|                        |                                     | $V_{ON} = 0 V$ ,                             |                           | -40°C to 85°C  |       |      | 0.1  |    |
|                        | VIN SNUTOOWN CUFFENT                | $V_{OUT} = 0 V$                              | V <sub>IN</sub> = 1.8 V   | -40°C to 105°C |       |      | 0.5  | μΑ |
|                        |                                     |                                              |                           | -40°C to 85°C  | · · · |      | 0.1  |    |
|                        |                                     |                                              | V <sub>IN</sub> = 1.05 V  | -40°C to 105°C | · · · |      | 0.5  |    |
|                        |                                     |                                              |                           | -40°C to 85°C  | · · · |      | 0.1  |    |
|                        |                                     | V <sub>IN</sub> = 0.8 V                      | -40°C to 105°C            | · · ·          |       | 0.5  |      |    |
| I <sub>ON</sub>        | ON pin leakage current              | V <sub>ON</sub> = 5.5 V                      | ŀ                         | -40°C to 105°C | · · · |      | 0.1  | μA |
| V <sub>HYS. ON</sub>   | ON pin hysteresis                   | $V_{BIAS} = V_{IN}$                          |                           | 25°C           |       | 113  |      | mV |
| RESISTAN               | ICE CHARACTERISTICS                 |                                              |                           |                |       |      |      |    |
|                        |                                     |                                              |                           | 25°C           |       | 4.4  | 5.0  | mΩ |
|                        |                                     |                                              | $V_{IN} = 5.0 V$          | -40°C to 85°C  |       |      | 5.6  |    |
|                        |                                     |                                              |                           | -40°C to 105°C |       |      | 5.8  |    |
|                        |                                     |                                              |                           | 25°C           |       | 4.4  | 5.0  | mΩ |
|                        |                                     |                                              | V <sub>IN</sub> = 3.3 V   | -40°C to 85°C  |       |      | 5.6  |    |
|                        |                                     |                                              |                           | -40°C to 105°C |       |      | 5.8  |    |
|                        |                                     |                                              | V <sub>IN</sub> = 2.5 V   | 25°C           |       | 4.4  | 5.0  |    |
|                        |                                     |                                              |                           | -40°C to 85°C  |       |      | 5.6  | mΩ |
| -                      | 0                                   | $I_{OUT} = -200 \text{ mA},$                 |                           | -40°C to 105°C |       |      | 5.8  |    |
| R <sub>ON</sub>        | On-state resistance                 | $V_{BIAS} = 5.0 V$                           |                           | 25°C           |       | 4.4  | 5.0  |    |
|                        |                                     |                                              | V <sub>IN</sub> = 1.8 V   | -40°C to 85°C  |       |      | 5.6  | mΩ |
|                        |                                     |                                              |                           | -40°C to 105°C |       |      | 5.8  |    |
|                        |                                     |                                              |                           | 25°C           |       | 4.4  | 5.0  |    |
|                        |                                     |                                              | V <sub>IN</sub> = 1.05 V  | -40°C to 85°C  | · · · |      | 5.6  | mΩ |
|                        |                                     |                                              |                           | -40°C to 105°C |       |      | 5.8  |    |
|                        |                                     |                                              |                           | 25°C           |       | 4.4  | 5.0  |    |
|                        |                                     |                                              | V <sub>IN</sub> = 0.8 V   | -40°C to 85°C  |       |      | 5.6  | mΩ |
|                        |                                     |                                              |                           | -40°C to 105°C |       |      | 5.8  |    |
| R <sub>PD</sub>        | Output pulldown resistance          | V <sub>IN</sub> = 5.0 V, V <sub>ON</sub> = 0 | V, V <sub>OUT</sub> = 1 V | -40°C to 105°C |       | 224  | 233  | Ω  |

STRUMENTS

EXAS

### 7.6 Electrical Characteristics, $V_{BIAS} = 2.5 V$

Unless otherwise noted, the specification in the following table applies over the operating ambient temperature  $-40^{\circ}C \le T_A \le 105^{\circ}C$  and  $V_{BIAS} = 2.5 V$ . Typical values are for  $T_A = 25^{\circ}C$  unless otherwise noted.

|                       | PARAMETER                           | TEST CONDITIONS                             |                           | T <sub>A</sub> | MIN     | TYP | MAX  | UNIT |
|-----------------------|-------------------------------------|---------------------------------------------|---------------------------|----------------|---------|-----|------|------|
| CURRENT               | S AND THRESHOLDS                    |                                             |                           |                | · · · · |     |      |      |
|                       |                                     | $I_{OUT} = 0, V_{IN} = V_{BIAS},$           |                           | -40°C to 85°C  |         | 9.9 | 12.5 |      |
| I <sub>Q, VBIAS</sub> | V <sub>BIAS</sub> quiescent current | V <sub>ON</sub> = 5.0V                      |                           | -40°C to 105°C | ·       |     | 12.7 | μΑ   |
|                       |                                     |                                             |                           | -40°C to 85°C  |         | 0.5 | 0.65 |      |
| ISD, VBIAS            | V <sub>BIAS</sub> shutdown current  | V <sub>ON</sub> = 0V, V <sub>OUT</sub> = 0V |                           | -40°C to 105°C |         |     | 0.7  | μΑ   |
|                       |                                     |                                             |                           | -40°C to 85°C  |         |     | 0.1  |      |
|                       |                                     |                                             | $V_{IN} = 2.5 V$          | -40°C to 105°C |         |     | 0.5  |      |
|                       |                                     |                                             | <u> </u>                  | -40°C to 85°C  |         |     | 0.1  |      |
| I <sub>SD, VIN</sub>  |                                     | $V_{ON} = 0 V$ ,                            | $V_{IN} = 1.8 V$          | -40°C to 105°C |         |     | 0.5  |      |
|                       | VIN SNUTDOWN CUFFENT                | $V_{OUT} = 0 V$                             |                           | -40°C to 85°C  |         |     | 0.1  | μΑ   |
|                       |                                     |                                             | V <sub>IN</sub> = 1.05 V  | -40°C to 105°C |         |     | 0.5  |      |
|                       |                                     | V <sub>IN</sub> = 0.8 <sup>1</sup>          |                           | -40°C to 85°C  |         |     | 0.1  | -    |
|                       |                                     |                                             | $V_{IN} = 0.8 V$          | -40°C to 105°C |         |     | 0.5  |      |
| I <sub>ON</sub>       | ON pin input leakage current        | V <sub>ON</sub> = 5.5 V                     |                           | -40°C to 105°C |         |     | 0.1  | μA   |
| V <sub>HYS, ON</sub>  | ON pin hysteresis                   | $V_{BIAS} = V_{IN}$                         |                           | 25°C           |         | 83  |      | mV   |
| RESISTAN              | ICE CHARACTERISTICS                 |                                             |                           | •              |         |     |      |      |
|                       |                                     |                                             | V <sub>IN</sub> =2.5 V    | 25°C           |         | 4.7 | 5.3  | mΩ   |
|                       |                                     |                                             |                           | -40°C to 85°C  |         |     | 6.0  |      |
|                       |                                     |                                             |                           | -40°C to 105°C |         |     | 6.2  |      |
|                       |                                     |                                             | V <sub>IN</sub> =1.8 V    | 25°C           |         | 4.6 | 5.2  | mΩ   |
|                       |                                     |                                             |                           | -40°C to 85°C  |         |     | 5.8  |      |
| <b>D</b>              | On state maintanas                  | I <sub>OUT</sub> = -200 mA,                 |                           | -40°C to 105°C |         |     | 6.0  |      |
| R <sub>ON</sub>       | Un-state resistance                 | $V_{BIAS} = 2.5 V$                          |                           | 25°C           |         | 4.5 | 5.1  |      |
|                       |                                     |                                             | V <sub>IN</sub> =1.05 V   | -40°C to 85°C  |         |     | 5.7  | mΩ   |
|                       |                                     |                                             |                           | -40°C to 105°C |         |     | 5.9  |      |
|                       |                                     |                                             |                           | 25°C           |         | 4.5 | 5.1  | mΩ   |
|                       |                                     |                                             | $V_{IN} = 0.8 V$          | -40°C to 85°C  | · · ·   |     | 5.7  |      |
|                       |                                     |                                             |                           | -40°C to 105°C |         |     | 5.9  |      |
| R <sub>PD</sub>       | Output pull-down resistance         | $V_{IN} = 2.5 V, V_{ON} = 0 V$              | /, V <sub>OUT</sub> = 1 V | -40°C to 105°C |         | 224 | 233  | Ω    |



#### 7.7 Switching Characteristics

Refer to the timing test circuit in Figure 1 (unless otherwise noted) for references to external components used for the test condition in the switching characteristics table. Switching characteristics shown below are only valid for the power-up sequence where VIN and VBIAS are already in steady state condition before the ON pin is asserted high.

|                     | PARAMETER                                                                             | TEST CONDITION                           | MIN T | YP MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------|------------------------------------------|-------|--------|------|
| V <sub>IN</sub> = 5 | V, V <sub>ON</sub> = V <sub>BIAS</sub> = 5 V, T <sub>A</sub> = 25°C (unless otherwise | noted)                                   |       |        |      |
| t <sub>ON</sub>     | Turn-on time                                                                          |                                          | 23    | 97     |      |
| t <sub>OFF</sub>    | Turn-off time                                                                         |                                          |       | 4      |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                                            | $R_L = 10 \Omega, C_L = 0.1 \mu F$       | 26    | 63     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                                            |                                          |       | 2      |      |
| t <sub>D</sub>      | Delay time                                                                            |                                          | 10    | 09     |      |
| V <sub>IN</sub> = 3 | .3 V, $V_{ON} = V_{BIAS} = 5 V$ , $T_A = 25^{\circ}C$ (unless otherwise               | se noted)                                |       |        |      |
| t <sub>ON</sub>     | Turn-on time                                                                          |                                          | 18    | 11     |      |
| t <sub>OFF</sub>    | Turn-off time                                                                         |                                          |       | 4      |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                                            | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F$ | 17    | 56     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                                            |                                          |       | 2      |      |
| t <sub>D</sub>      | Delay time                                                                            |                                          | 8     | 97     |      |
| $V_{IN} = 0$        | .8 V, $V_{ON} = V_{BIAS} = 5 V$ , $T_A = 25^{\circ}C$ (unless otherwise               | se noted)                                |       |        |      |
| t <sub>ON</sub>     | Turn-on time                                                                          |                                          | 9     | 81     |      |
| t <sub>OFF</sub>    | Turn-off time                                                                         | $R_L = 10 \Omega, C_L = 0.1 \mu F$       |       | 4      |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                                            |                                          | 5     | 00     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                                            |                                          |       | 2      |      |
| t <sub>D</sub>      | Delay time                                                                            |                                          | 7     | 14     |      |
| V <sub>IN</sub> = 2 | .5 V, $V_{ON}$ = 5 V, $V_{BIAS}$ = 2.5 V, $T_A$ = 25°C (unless of                     | herwise noted)                           |       |        |      |
| t <sub>ON</sub>     | Turn-on time                                                                          |                                          | 15    | 76     |      |
| t <sub>OFF</sub>    | Turn-off time                                                                         |                                          |       | 8      |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                                            | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F$ | 13    | 72     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                                            |                                          |       | 2      |      |
| t <sub>D</sub>      | Delay time                                                                            |                                          | 8     | 65     |      |
| V <sub>IN</sub> = 1 | .8 V, $V_{ON}$ = 5 V, $V_{BIAS}$ = 2.5 V, $T_A$ = 25°C (unless of                     | herwise noted)                           |       |        |      |
| t <sub>ON</sub>     | Turn-on time                                                                          | _                                        | 13    | 43     |      |
| t <sub>OFF</sub>    | Turn-off time                                                                         | _                                        |       | 7      |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                                            | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F$ | 10    | 06     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                                            |                                          |       | 2      |      |
| t <sub>D</sub>      | Delay time                                                                            |                                          | 8     | 15     |      |
| $V_{IN} = 0$        | .8 V, $V_{ON}$ = 5 V, $V_{BIAS}$ = 2.5 V, $T_A$ = 25°C (unless of                     | herwise noted)                           |       |        |      |
| t <sub>ON</sub>     | Turn-on time                                                                          | _                                        | 9     | 94     |      |
| t <sub>OFF</sub>    | Turn-off time                                                                         | _                                        |       | 8      |      |
| t <sub>R</sub>      | V <sub>OUT</sub> rise time                                                            | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F$ | 5     | 02     | μs   |
| t <sub>F</sub>      | V <sub>OUT</sub> fall time                                                            |                                          |       | 2      |      |
| t <sub>D</sub>      | Delay time                                                                            |                                          | 7     | 23     |      |

TEXAS INSTRUMENTS

www.ti.com



(1) Rise and fall times of the control signal is 100ns.

#### Figure 1. Test Circuit







#### 7.8 Typical Characteristics



9

TPS22959 SLVSCN2B-JUNE 2014-REVISED JULY 2015

www.ti.com







TPS22959 SLVSCN2B – JUNE 2014 – REVISED JULY 2015

www.ti.com







TEXAS INSTRUMENTS

#### 8 Detailed Description

#### 8.1 Overview

The device is a 5.5 V, 15 A load switch in a 8-pin SON package. To reduce voltage drop for low voltage and high current rails, the device implements an ultra-low resistance N-channel MOSFET which reduces the drop out voltage through the device.

The device has a controlled and fixed slew rate which helps reduce or eliminate power supply droop due to large inrush currents. During shutdown, the device has very low leakage currents, thereby reducing unnecessary leakages for downstream modules during standby. Integrated control logic, driver, charge pump, and output discharge FET eliminates the need for any external components, which reduces solution size and bill of materials (BOM) count.

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

#### 8.3.1 On/off Control

The ON pin controls the state of the load switch, and asserting the pin high (active high) enables the switch. The ON pin is compatible with standard GPIO logic threshold and can be used with any microcontroller or discrete logic with 1.2 V or higher GPIO voltage. This pin cannot be left floating and must be tied either high or low for proper functionality.



#### **Feature Description (continued)**

#### 8.3.2 Input Capacitor (C<sub>IN</sub>)

To limit the voltage drop on the input supply caused by transient in-rush currents when the switch turns on into a discharged load capacitor or short-circuit, a capacitor needs to be placed between VIN and GND. A 1- $\mu$ F ceramic capacitor, C<sub>IN</sub>, placed close to the pins, is usually sufficient. Higher values of C<sub>IN</sub> can be used to further reduce the voltage drop in high-current application. When switching heavy loads, it is recommended to have an input capacitor 10 times higher than the output capacitor to avoid excessive voltage drop; however, a 10 to 1 ratio for capacitance is not required for proper functionality of the device, but a ratio smaller than 10 to 1 (such as 1 to 1) could cause a V<sub>IN</sub> dip upon turn-on due to inrush currents based on external factor such as board parasitics and output bulk capacitance.

#### 8.3.3 Output Capacitor (C<sub>L</sub>)

Due to the integrated body diode in the N-channel MOSFET, a  $C_{IN}$  greater than  $C_L$  is highly recommended. A  $C_L$  greater than  $C_{IN}$  can cause  $V_{OUT}$  to exceed  $V_{IN}$  when the system supply is removed. This could result in current flow through the body diode from VOUT to VIN. A  $C_{IN}$  to  $C_L$  ratio of 10 to 1 is recommended for minimizing  $V_{IN}$  dip caused by inrush currents during startup, however a 10 to 1 ratio for capacitance is not required for proper functionality of the device. A ratio smaller than 10 to 1 (such as 1 to 1) could cause a  $V_{IN}$  dip upon turn-on due to inrush currents based on external factor such as board parasitics and output bulk capacitance.

#### 8.3.4 V<sub>IN</sub> and V<sub>BIAS</sub> Voltage Range

For optimal R<sub>ON</sub> performance, make sure  $V_{IN} \le V_{BIAS}$ . The device may still be functional if  $V_{IN} > V_{BIAS}$  but it will exhibit R<sub>ON</sub> greater than what is listed in the Electrical Characteristics table. See Figure 29 for an example of a typical device. Notice the increasing R<sub>ON</sub> as  $V_{IN}$  increases. Be sure to never exceed the maximum voltage rating for  $V_{IN}$  and  $V_{BIAS}$ . Performance of the device is not guaranteed for  $V_{IN} > V_{BIAS}$ .



Figure 29.  $R_{ON}$  vs  $V_{IN}$  ( $V_{IN} > V_{BIAS}$ )

#### 8.4 Device Functional Modes

Table 1 shows the connection of VOUT depending on the state of the ON pin.

| Table ' | 1. | VOUT | Connection |
|---------|----|------|------------|
|---------|----|------|------------|

| ON | VOUT |
|----|------|
| L  | GND  |
| Н  | VIN  |

#### 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

This section will highlight some of the design considerations when implementing this device in various applications. A PSPICE model for this device is also available in the product page of this device.

#### 9.2 Typical Application

This application demonstrates how the TPS22959 can be used to power downstream modules with large capacitances. The example below is powering a 100-µF capacitive output load.



Figure 30. Typical Application Schematic for Powering a Downstream Module

#### 9.2.1 Design Requirements

For this design example, use the input parameters located in Table 2.

| DESIGN PARAMETER  | EXAMPLE VALUE |  |  |  |  |  |  |
|-------------------|---------------|--|--|--|--|--|--|
| V <sub>IN</sub>   | 5.0 V         |  |  |  |  |  |  |
| V <sub>BIAS</sub> | 5.0 V         |  |  |  |  |  |  |
| Load current      | 15 A          |  |  |  |  |  |  |

#### **Table 2. Design Parameters**

#### 9.2.2 Detailed Design Procedure

To begin the design process, the designer needs to know the following:

- V<sub>IN</sub> voltage
- V<sub>BIAS</sub> voltage
- Load current

#### 9.2.2.1 VIN to VOUT Voltage Drop

The VIN to VOUT voltage drop in the device is determined by the  $R_{ON}$  of the device and the load current. The  $R_{ON}$  of the device depends upon the  $V_{IN}$  and  $V_{BIAS}$  conditions of the device. Refer to the  $R_{ON}$  specification of the device in the Electrical Characteristics table of this datasheet. Once the  $R_{ON}$  of the device is determined based upon the  $V_{IN}$  and  $V_{BIAS}$  conditions, use Equation 1 to calculate the VIN to VOUT voltage drop:

$$\Delta V = I_{LOAD} \times R_{ON}$$

where

- $\Delta V$  = voltage drop from VIN to VOUT
- I<sub>LOAD</sub> = load current
- $R_{ON}$  = on-resistance of the device for a specific V<sub>IN</sub> and V<sub>BIAS</sub> combination

An appropriate  $I_{LOAD}$  must be chosen such that the  $I_{MAX}$  specification of the device is not violated.







#### 9.2.2.2 Inrush Current

To determine how much inrush current will be caused by the C<sub>L</sub> capacitor, use Equation 2:

$$I_{INRUSH} = C_L \times \frac{dV_{OUT}}{dt}$$

where

- I<sub>INRUSH</sub> = amount of inrush caused by C<sub>L</sub>
- C<sub>L</sub> = capacitance on VOUT
- dt = time it takes for change in V<sub>OUT</sub> during the ramp up of VOUT when the device is enabled
- $dV_{OUT}$  = change in  $V_{OUT}$  during the ramp up of VOUT when the device is enabled

An appropriate  $C_L$  value should be placed on VOUT such that the  $I_{MAX}$  and  $I_{PLS}$  specifications of the device are not violated.



Figure 31. Inrush Current ( $V_{BIAS} = 5 V$ ,  $V_{IN} = 5 V$ ,  $C_L = 100 \mu$ F)

#### 9.2.2.3 Thermal Considerations

The maximum IC junction temperature should be restricted to 125°C under normal operating conditions. To calculate the maximum allowable dissipation,  $P_{D(max)}$  for a given output current and ambient temperature, use Equation 3.

$$\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = \frac{\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}}{\mathsf{R}_{\mathsf{\theta}\mathsf{J}\mathsf{A}}}$$

(3)

where

- P<sub>D(max)</sub> = maximum allowable power dissipation
- $T_{J(max)}$  = maximum allowable junction temperature (125°C for the TPS22959)
- T<sub>A</sub> = ambient temperature of the device
- $\theta_{JA}$  = junction to air thermal impedance. See Thermal Information section. This parameter is highly dependent upon board layout.

**TPS22959** 

SLVSCN2B-JUNE 2014-REVISED JULY 2015

TPS22959

SLVSCN2B-JUNE 2014-REVISED JULY 2015

www.ti.com

#### 9.2.3 Application Curves





### 10 Power Supply Recommendations

The device is designed to operate from a V<sub>BIAS</sub> range of 2.5 V to 5.5 V and V<sub>IN</sub> range of 0.8 V to 5.5 V. This supply must be well regulated and placed as close to the device pin as possible with the recommended 1  $\mu$ F bypass capacitor. If the supply is located more than a few inches from the device pins, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. If additional bulk capacitance is required, an electrolytic, tantalum, or ceramic capacitor of 10  $\mu$ F may be sufficient.

#### 11 Layout

#### 11.1 Layout Guidelines

- VIN and VOUT traces should be as short and wide as possible to accommodate for high current.
- Use vias under the exposed thermal pad for thermal relief for high current operation.
- The VIN pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is 1-µF ceramic with X5R or X7R dielectric. This capacitor should be placed as close to the device pins as possible.
- The VOUT pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is one-tenth of the VIN bypass capacitor of X5R or X7R dielectric rating. This capacitor should be placed as close to the device pins as possible.
- The VBIAS pin should be bypassed to ground with low ESR ceramic bypass capacitors. The typical recommended bypass capacitance is 0.1-µF ceramic with X5R or X7R dielectric.

TEXAS INSTRUMENTS

www.ti.com

#### 11.2 Layout Example



() VIA to VIN Plane



20 Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



#### **12 Device and Documentation Support**

#### 12.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS22959DNYR     | ACTIVE        | WSON         | DNY                | 8    | 3000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 959A0                   | Samples |
| TPS22959DNYT     | ACTIVE        | WSON         | DNY                | 8    | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 85    | 959A0                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS22959DNYR                | WSON            | DNY                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TPS22959DNYT                | WSON            | DNY                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22959DNYR | WSON         | DNY             | 8    | 3000 | 367.0       | 367.0      | 38.0        |
| TPS22959DNYT | WSON         | DNY             | 8    | 250  | 213.0       | 191.0      | 35.0        |

# **DNY0008A**

# **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **DNY0008A**

# **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



### **DNY0008A**

### **EXAMPLE STENCIL DESIGN**

#### WSON - 0.8 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated