

Technical documentation



Support & training



# TPS37-Q1 Wide V<sub>IN</sub> 65 V Dual Channel Overvoltage & Undervoltage (OV & UV) Detector with Programmable Sense and Reset Delay Function for Automotive

## 1 Features

- AEC-Q100 qualified with the following results:
  - Device temperature grade 1:  $-40^{\circ}$ C to  $+125^{\circ}$ C ambient operating temperature T<sub>A</sub>
  - Device HBM ESD classification level 2
     Device CDM ESD classification level C7B
- Wide supply voltage range: 2.7 V to 65 V
- SENSE and RESET pins are 65 V graded
- Low quiescent current: 1 µA (typical)
- Flexible and wide voltage threshold options Table 13-1
  - 2.7 V to 36 V (1.5% maximum accuracy)
  - 800 mV option (1% maximum accuracy)
- Built-in hysteresis (V<sub>HYS</sub>)
  - Percentage options: 2% to 13% (1% steps)
  - Fixed options: V<sub>TH</sub> < 8 V = 0.5 V, 1 V, 1.5 V, 2 V, 2.5 V
- Programmable reset time delay
- 10 nF = 12.8 ms, 10 μF = 12.8 s
- Programmable sense time delay
  - 10 nF = 1.28 ms, 10 μF = 1.28 s
- Manual Reset (MR) feature
- Output reset latching feature
- Output topology: Open-Drain or Push-Pull

## 2 Applications

- Telematics control unit
- Emergency call system
- Audio amplifier
- Head unit and cluster
- Sensor fusion and cameras

Low Iq, No externa

DC/DC

RESET

RESET GND

Typical Application Circuit

MCU Flag

Enable Boost

Boost

Converter

VDD

-TPS37-Q1

SENSE1

SENSE2

Body control module

Backup Vbatt

# **3 Description**

The TPS37-Q1 is a 65 V input voltage detector with 1  $\mu$ A I<sub>DD</sub>, 1% accuracy, and with a fast 10  $\mu$ s detection time. This device can be connected directly to

12 V / 24 V automotive battery system for continuous monitoring of over (OV) and under (UV) voltage conditions; with its internal resistor divider, it offers the smallest total solution size. Wide hysteresis voltage options are available to ignore cold crank, start-stop and various car battery voltage transients. Built-in hysteresis on the SENSE pins prevents false reset signals when monitoring a supply voltage rail.

The separate VDD and SENSE pins allow redundancy sought by high-reliability automotive systems and SENSE can monitor higher and lower voltages than VDD. Optional use of external resistors are supported by the high impedance input of the SENSE pins. CTSx and CTRx pins allow delay adjustability on the rising and falling edges of the RESET signals. Also, CTSx functions as a debouncer by ignoring voltage glitches on the monitored voltage rails; CTRx operates as a manual reset (MR) that can be used to force a system reset.

TPS37-Q1 is available in WSON or SOT-23 package. The WSON package has wettable flanks allowing the facilitation for Automatic Optical Inspection (AOI) and low resolution X-ray inspection. The central pad is non-conductive to increase the creepage between VDD and GND per guidelines in IEC60664.

|             | Device Information               | n               |
|-------------|----------------------------------|-----------------|
| PART NUMBER | PACKAGE <sup>(1)</sup>           | BODY SIZE (NOM) |
| TPS37-Q1    | WSON (10) ( <mark>DSK</mark> )   | 2.5 mm × 2.5 mm |
| TPS37-Q1    | SOT-23 (14) (DYY) <sup>(2)</sup> | 4.1 mm × 1.9 mm |

(1) For package details, see the mechanical drawing addendum at the end of the data sheet.

(2) Product Preview





⊳

мси

GPIO

VDD



# **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 2 Applications                       | 1 |
| 3 Description                        | 1 |
| 4 Revision History                   | 2 |
| 5 Device Comparison                  | 3 |
| 6 Pin Configuration and Functions    | 4 |
| 7 Specifications                     | 6 |
| 7.1 Absolute Maximum Ratings         | 6 |
| 7.2 ESD Ratings                      |   |
| 7.3 Recommended Operating Conditions | 6 |
| 7.4 Thermal Information              | 6 |
| 7.5 Electrical Characteristics       | 7 |
| 7.6 Timing Requirements              | 9 |
| 7.7 Timing Diagrams10                |   |
| 7.8 Typical Characteristics12        | 2 |
| 8 Detailed Description               | 5 |
| 8.1 Overview                         |   |
| 8.2 Functional Block Diagram1        | 5 |
| 8.3 Feature Description10            |   |

| 9 Device Functional Modes                   |    |
|---------------------------------------------|----|
| 10 Application and Implementation           |    |
| 10.1 Adjustable Voltage Thresholds          |    |
| 10.2 Application Information                |    |
| 10.3 Typical Application                    |    |
| 11 Power Supply Recommendations             |    |
| 11.1 Power Dissipation and Device Operation |    |
| 12 Layout                                   |    |
| 12.1 Layout Guidelines                      |    |
| 12.2 Layout Example                         |    |
| 12.3 Creepage Distance                      | 31 |
| 13 Device and Documentation Support         |    |
| 13.1 Device Nomenclature                    |    |
| 13.2 Support Resources                      |    |
| 13.3 Trademarks                             |    |
| 13.4 Electrostatic Discharge Caution        |    |
| 13.5 Glossary                               |    |
| 14 Mechanical, Packaging, and Orderable     |    |
| Information                                 | 33 |
|                                             |    |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision B (September 2021) to Revision C (December 2021) | Page |
|----|-----------------------------------------------------------------------|------|
| •  | Advance Information to Production Data release                        | 1    |



## **5 Device Comparison**

Contact TI sales representatives or consult TI's E2E forum for details and availability; minimum order quantities may apply.



- 1. Sense logic: OV = overvoltage; UV = undervoltage
- 2. Reset topology: PP = Push-Pull; OD = Open-Drain
- 3. Reset logic: L = Active-Low; H = Active-High
- 4. A to I hysteresis options are only available for 2.7 V to 8 V threshold options
- 5. Product Preview (DYY) package



## **6** Pin Configuration and Functions



TPS37-Q1 (Top View) PRODUCT PREVIEW



#### Table 6-1. Pin Functions

| PIN               | WSON<br>(DSK) | SOT23<br>(DYY) | I/O | 0 DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-------------------|---------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME              | PIN<br>NUM.   | PIN<br>NUM.    |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| VDD               | 1             | 1              | I   | Input Supply Voltage: Bypass with a 0.1 µF capacitor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| SENSE1            | 2             | 3              | I   | This pin is connected to the voltage that will be monitored for fixed variants or to a resistor divider for the adjustable variant. When the voltage on SENSE1 pin transitions above the upper threshold voltage of $V_{IT+}$ , RESET1/RESET1 asserts after the sense time delay, set by CTS1. When the voltage on the SENSE1 pin transitions below the upper threshold voltage of $V_{IT+}$ - $V_{HYS}$ , RESET1/RESET1 deasserts after the reset time delay, set by CTR1. For noisy applications, placing a 10 nF to 100 nF ceramic capacitor close to this pin may be needed for optimum performance.                      |  |
| SENSE2            | 3             | 4              | I   | This pin is connected to the voltage that will be monitored for fixed variants or to a resistor divider for the adjustable variant. When the voltage on SENSE2 pin transitions below the lower threshold voltage of V <sub>IT-</sub> , RESET2/RESET2 asserts after the sense time delay, set by CTS2. When the voltage on the SENSE2 pin transitions above the lower threshold voltage of V <sub>IT-</sub> + V <sub>HYS</sub> , RESET2/RESET2 deasserts after the reset time delay, set by CTR2. For noisy applications, placing a 10 nF to 100 nF ceramic capacitor close to this pin may be needed for optimum performance. |  |
| RESET1/<br>RESET1 | 4             | 6              | 0   | Output Reset Signal For Channel 1: See Section 5 for output topology options. RESET1/RESET1<br>asserts when SENSE1 rises outside of the upper voltage threshold. RESET1/RESET1 remains<br>asserted for the reset time delay period after SENSE1 transitions out of an overvoltage (OV) fault<br>condition. For active low open-drain reset output, an external pullup resistor is required. Do not place<br>external pullup resistors on push-pull outputs.<br>Reset output signal for: SENSE1<br>Sensing Topology: Overvoltage (OV)<br>Output topology: Open Drain or Push Pull, Active Low or Active High                   |  |
| RESET2/<br>RESET2 | 5             | 7              | 0   | Output Reset Signal For Channel 2: See Section 5 for output topology options. RESET2/RESET2 asserts when SENSE2 falls outside of the lower voltage threshold. RESET2/RESET2 remains asserted for the reset time delay period after SENSE2 transitions out of an undervoltage (UV) fault condition. For active low open-drain reset output, an external pullup resistor is required. Reset output signal for: SENSE2 Sensing Topology: Undervoltage (UV) Output topology: Open Drain, Active Low or Active High                                                                                                                |  |
| CTR1/ MR          | 6             | 9              | -   | Channel 1 RESET Time Delay: User-programmable reset time delay for RESET1/RESET1. Connect<br>an external capacitor for adjustable time delay or leave the pin floating for the shortest delay.<br>Manual Reset: If this pin is driven low, the RESET1/RESET1 output will reset and become asserted.<br>The pin can be left floating or be connected to a capacitor. This pin should not be driven high.                                                                                                                                                                                                                       |  |
| CTR2/ MR          | 9             | 12             | -   | Channel 2 RESET Time Delay: User-programmable reset time delay for RESET2/RESET2. Connect<br>an external capacitor for adjustable time delay or leave the pin floating for the shortest delay.<br>Manual Reset: If this pin is driven low, the RESET2/RESET2 output will reset and become asserted.<br>The pin can be left floating or be connected to a capacitor. This pin should not be driven high.                                                                                                                                                                                                                       |  |
| GND               | 10            | 8, 13          | -   | Ground. All GND pins must be electrically connected to the board ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| NC                | PAD           | 2, 5, 14       | -   | The PAD for the <b>DSK</b> package is not internally connected, the PAD can be connected to GND or be left floating. For the <b>DYY</b> package, NC stands for "No Connect". The pins are to be left floating.                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| CTS1              | 7             | 10             | ο   | Channel 1 SENSE Time Delay: Capacitor programmable sense delay: CTS1 pin offers a user-<br>adjustable sense delay time when asserting a reset condition. Connecting this pin to a ground-<br>referenced capacitor sets the RESET1/RESET1 delay time to assert.                                                                                                                                                                                                                                                                                                                                                                |  |
| CTS2              | 8             | 11             | ο   | <b>Channel 2 SENSE Time Delay:</b> Capacitor programmable sense delay: CTS2 pin offers a user-<br>adjustable sense delay time when asserting a reset condition. Connecting this pin to a ground-<br>referenced capacitor sets the RESET2/RESET2 delay time to assert.                                                                                                                                                                                                                                                                                                                                                         |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range, unless otherwise noted (1)

|                            |                                                                                                                            | MIN  | MAX | UNIT |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|
| Voltage                    | $VDD, V_{SENSE1}, V_{SENSE2}, V_{RESET1}, V_{RESET2}, V_{\overline{RESET1}}, V_{\overline{RESET1}}, V_{\overline{RESET2}}$ | -0.3 | 70  | V    |
| Voltage                    | V <sub>CTS1</sub> , V <sub>CTS2</sub> , V <sub>CTR1</sub> , V <sub>CTR2</sub>                                              | -0.3 | 6   | V    |
| Current                    | I <sub>RESET1</sub> , I <sub>RESET2</sub> , I <sub>RESET1</sub> , I <sub>RESET2</sub>                                      |      | 10  | mA   |
| Temperature <sup>(2)</sup> | Operating junction temperature, $T_J$                                                                                      | -40  | 150 | °C   |
| Temperature <sup>(2)</sup> | Operating Ambient temperature, T <sub>A</sub>                                                                              | -40  | 150 | °C   |
| Temperature <sup>(2)</sup> | Storage, T <sub>stg</sub>                                                                                                  | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

#### 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per AEC Q100-011            | ±750  | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|         |                                                                                                                                   | MIN | NOM MAX | UNIT |
|---------|-----------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|
| Voltage | V <sub>DD</sub>                                                                                                                   | 2.7 | 65      | V    |
| Voltage | V <sub>SENSE1</sub> , V <sub>SENSE2</sub> , V <sub>RESET1</sub> , V <sub>RESET2</sub> , V <sub>RESET1</sub> , V <sub>RESET2</sub> | 0   | 65      | V    |
| Voltage | V <sub>CTS1</sub> , V <sub>CTS2</sub> , V <sub>CTR1</sub> , V <sub>CTR2</sub>                                                     | 0   | 5.5     | V    |
| Current | I <sub>RESET1</sub> , I <sub>RESET2</sub> , I <sub>RESET1</sub> , I <sub>RESET2</sub>                                             | 0   | ±5      | mA   |
| TJ      | Junction temperature (free air temperature)                                                                                       | -40 | 125     | °C   |

#### 7.4 Thermal Information

|                       |                                              | TPS37-Q1 |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC (1)                           | DSK      | UNIT |
|                       |                                              | 10-PIN   |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 87.4     | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 76.3     | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 54.2     | °C/W |
| Ψјт                   | Junction-to-top characterization parameter   | 4.8      | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 54.2     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 34.8     | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 7.5 Electrical Characteristics

At  $V_{DD(MIN)} \le V_{DD} \le V_{DD (MAX)}$ , CTR1/ $\overline{MR}$  = CTR2/ $\overline{MR}$  = CTS1 = CTS2 = open, output reset pull-up resistor  $R_{PU}$  = 10 k $\Omega$ , voltage  $V_{PU}$  = 5.5 V, and load  $C_{LOAD}$  = 10 pF. The operating free-air temperature range  $T_A$  = -40°C to 125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C and VDD = 16 V and  $V_{IT}$  = 6.5 V ( $V_{IT}$  refers to  $V_{ITN}$  or  $V_{ITP}$ ).

|                                | PARAMETER                                                                                                             | TEST CONDITIONS                                                                                                | MIN                | TYP   | MAX   | UNIT |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------|-------|-------|------|
| VDD                            |                                                                                                                       |                                                                                                                |                    |       |       |      |
| V <sub>DD</sub>                | Supply Voltage                                                                                                        |                                                                                                                | 2.7                |       | 65    | V    |
| UVLO <mark>(1)</mark>          | Under Voltage Lockout                                                                                                 | V <sub>DD</sub> Falling below V <sub>DD (MIN)</sub>                                                            |                    |       | 2.7   | V    |
| V <sub>POR</sub>               | Power on Reset Voltage <sup>(2)</sup><br>RESET, Active Low<br>(Open-Drain, Push-Pull)                                 | V <sub>OL(MAX)</sub> = 300 mV<br>I <sub>OUT (Sink)</sub> = 15 μA                                               |                    |       | 1.4   | V    |
| V <sub>POR</sub>               | Power on Reset Voltage <sup>(2)</sup><br>RESET, Active High<br>(Push-Pull)                                            | V <sub>OH(MIN)</sub> = 0.8 x V <sub>DD</sub><br>I <sub>OUT (Source)</sub> = 15 μA                              |                    |       | 1.4   | V    |
|                                | Supply current into VDD pin                                                                                           | $V_{\text{IT}} = 800 \text{ mV}$ $V_{\text{DD} (\text{MIN})} \le V_{\text{DD}} \le V_{\text{DD} (\text{MAX})}$ |                    | 1     | 2.6   | μA   |
| I <sub>DD</sub>                |                                                                                                                       | $V_{IT} = 2.7 \text{ V to } 36 \text{ V}$ $V_{DD (MIN)} \leq V_{DD} \leq V_{DD} \text{ (MAX)}$                 |                    | 1     | 2     | μA   |
| SENSE (Inp                     | out)                                                                                                                  |                                                                                                                |                    |       |       |      |
| I <sub>SENSE</sub>             | Input current<br>(SENSE1, SENSE2)                                                                                     | V <sub>IT</sub> = 800 mV                                                                                       |                    |       | 100   | nA   |
| I <sub>SENSE</sub>             | Input current<br>(SENSE1, SENSE2)                                                                                     | V <sub>IT</sub> < 10 V                                                                                         |                    |       | 0.8   | μA   |
| I <sub>SENSE</sub>             | Input current<br>(SENSE1, SENSE2)                                                                                     | 10 V < V <sub>IT</sub> < 26 V                                                                                  |                    |       | 1.2   | μA   |
| I <sub>SENSE</sub>             | Input current<br>(SENSE1, SENSE2)                                                                                     | V <sub>IT</sub> > 26 V                                                                                         |                    |       | 2     | μA   |
| V <sub>ITN</sub>               | Input Threshold Negative (Undervoltage)                                                                               | V <sub>IT</sub> = 2.7 V to 36 V                                                                                | -1.5               |       | 1.5   | %    |
|                                |                                                                                                                       | V <sub>IT</sub> = 800 mV <sup>(3)</sup>                                                                        | 0.792              | 0.800 | 0.808 | V    |
|                                | Input Threshold Positive                                                                                              | V <sub>IT</sub> = 2.7 V to 36 V                                                                                | -1.5               |       | 1.5   | %    |
| V <sub>ITP</sub>               | (Overvoltage)                                                                                                         | V <sub>IT</sub> = 800 mV <sup>(3)</sup>                                                                        | 0.792              | 0.800 | 0.808 | V    |
|                                |                                                                                                                       | V <sub>IT</sub> = 0.8 V and 2.7 V to 36 V<br>V <sub>HYS</sub> Range = 2% to 13%<br>(1% step)                   | -1.5               |       | 1.5   | %    |
| V <sub>HYS</sub>               | Hysteresis Accuracy <sup>(4)</sup>                                                                                    |                                                                                                                | -1.5               |       | 1.5   | %    |
| RESET (Ou                      | tput)                                                                                                                 |                                                                                                                |                    |       |       |      |
| 1                              | Open-Drain leakage                                                                                                    | V <sub>RESET</sub> = 5.5 V<br>V <sub>ITN</sub> < V <sub>SENSE</sub> < V <sub>ITP</sub>                         |                    |       | 300   | nA   |
| I <sub>lkg(OD)</sub>           | (RESET1, RESET2)                                                                                                      | V <sub>RESET</sub> = 65 V<br>V <sub>ITN</sub> < V <sub>SENSE</sub> < V <sub>ITP</sub>                          |                    |       | 300   | nA   |
| V <sub>OL</sub> <sup>(5)</sup> | Low level output voltage                                                                                              | $2.7 V \le VDD \le 65 V$<br>$I_{RESET} = 5 mA$                                                                 |                    |       | 300   | mV   |
| V <sub>OH_DO</sub>             | High level output voltage<br>dropout<br>(V <sub>DD</sub> - V <sub>OH</sub> = V <sub>OH_DO</sub> )<br>(Push-Pull only) | 2.7 V ≤ VDD ≤ 65 V<br>I <sub>RESET</sub> = 500 uA                                                              |                    |       | 100   | mV   |
| V <sub>OH</sub> <sup>(5)</sup> | High level output voltage<br>(Push-Pull only)                                                                         | $2.7 V \le VDD \le 65 V$<br>$I_{RESET} = 5 mA$                                                                 | 0.8V <sub>DD</sub> |       |       | V    |

## 7.5 Electrical Characteristics (continued)

At  $V_{DD(MIN)} \le V_{DD} \le V_{DD}$  (MAX), CTR1/ $\overline{MR}$  = CTR2/ $\overline{MR}$  = CTS1 = CTS2 = open, output reset pull-up resistor  $R_{PU}$  = 10 k $\Omega$ , voltage  $V_{PU}$  = 5.5 V, and load  $C_{LOAD}$  = 10 pF. The operating free-air temperature range  $T_A$  = -40°C to 125°C, unless otherwise noted. Typical values are at  $T_A$  = 25°C and VDD = 16 V and  $V_{IT}$  = 6.5 V ( $V_{IT}$  refers to  $V_{ITN}$  or  $V_{ITP}$ ).

|                         | PARAMETER                                          | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT  |
|-------------------------|----------------------------------------------------|-----------------|------|------|------|-------|
| Capacitor               | Timing (CTS, CTR)                                  |                 |      |      |      |       |
| R <sub>CTR</sub>        | Internal resistance<br>(CTR1 / MR , CTR2 / MR )    |                 | 877  | 1000 | 1147 | Kohms |
| R <sub>CTS</sub>        | Internal resistance $(C_{TS1}, C_{TS2})$           |                 | 88   | 100  | 122  | Kohms |
| Manual Re               | eset (MR)                                          |                 |      |      |      |       |
| V <sub>mr_ih</sub>      | CTR1 / MR and<br>CTR2 / MR pin<br>logic high input | VDD = 2.7 V     | 2200 |      |      | mV    |
| $V_{\overline{MR}_{H}}$ | CTR1 / MR and<br>CTR2 / MR pin<br>logic high input | VDD = 65 V      | 2500 |      |      | mV    |
| V <sub>MR_IL</sub>      | CTR1 / MR and<br>CTR2 / MR pin<br>logic low input  | VDD = 2.7 V     |      |      | 1300 | mV    |
| V <sub>MR_IL</sub>      | CTR1 / MR and<br>CTR2 / MR pin<br>logic low input  | VDD = 65 V      |      |      | 1300 | mV    |

When V<sub>DD</sub> voltage falls below UVLO, reset is asserted for Output 1 and Output 2. V<sub>DD</sub> slew rate  $\leq$  100 mV / µs (1)

(2)

 $V_{POR}$  is the minimum  $V_{DD}$  voltage for a controlled output state. Below VPOR, the output cannot be determined.  $V_{DD}$  dv/dt  $\leq$  100mV/µs For adjustable voltage guidelines and resistor selection refer to Adjustable Voltage Thresholds in Application and Implementation (3) section

(4) Hysteresis is with respect to V<sub>ITP</sub> and V<sub>ITN</sub> voltage threshold. V<sub>ITP</sub> has negative hysteresis and V<sub>ITN</sub> has positive hysteresis.
 (5) For V<sub>OH</sub> and V<sub>OL</sub> relation to output variants refer to **Timing Figures after the Timing Requirement Table**



## 7.6 Timing Requirements

At  $V_{DD(MIN)} \le V_{DD} \le V_$ 

|                  | PARAMETER                                                     | TEST CONDITIONS                                                                                    | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Common tir       | ning parameters                                               |                                                                                                    | 1   |     | l l |      |
| t <sub>ctr</sub> | Reset release time delay<br>(CTR1/MR, CTR2/MR) <sup>(2)</sup> | VIT = 2.7 V to 36 V<br>$C_{CTR1} = C_{CTR2} = Open$<br>20% Overdrive from Hysteresis               |     |     | 100 | μs   |
|                  |                                                               | VIT = 800 mV<br>C <sub>CTR1</sub> = C <sub>CTR2</sub> = Open<br>20% Overdrive from Hysteresis      |     |     | 40  | μs   |
|                  | CTS Sense detect time delay<br>(CTS1, CTS2) <sup>(3)</sup>    | VIT = 2.7 V to 36 V<br>$C_{CTS1} = C_{CTS2} = Open$<br>20% Overdrive from V <sub>IT</sub>          |     | 34  | 90  | μs   |
| t <sub>CTS</sub> |                                                               | VIT = 800 mV<br>C <sub>CTS1</sub> = C <sub>CTS2</sub> = Open<br>20% Overdrive from V <sub>IT</sub> |     | 8   | 17  | μs   |
| t <sub>SD</sub>  | Startup Delay <sup>(4)</sup>                                  | C <sub>CTR1/MR</sub> = C <sub>CTR2/MR</sub> = Open                                                 |     |     | 2   | ms   |

 C<sub>CTR1</sub> = Reset delay channel 1, C<sub>CTR2</sub> = Reset delay channel 2, C<sub>CTS1</sub> = Sense delay channel 1, C<sub>CTS2</sub> = Sense delay channel 2

(2) CTR Reset detect time delay:
 Overvoltage active-LOW output is measure from V<sub>ITP - HYS</sub> to V<sub>OH</sub>
 Undervoltage active-HOH output is measure from V<sub>ITP - HYS</sub> to V<sub>OL</sub>
 Overvoltage active-HIGH output is measure from V<sub>ITP - HYS</sub> to V<sub>OL</sub>
 Undervoltage active-HIGH output is measure from V<sub>ITN + HYS</sub> to V<sub>OL</sub>
 (3) CTS Sense detect time delay:

- Active-low output is measure from V<sub>IT</sub> to V<sub>OL</sub> (or V<sub>Pullup</sub>) Active-high output is measured from V<sub>IT</sub> to V<sub>OH</sub> V<sub>IT</sub> refers to either V<sub>ITN</sub> or V<sub>ITP</sub>
- (4) During the power-on sequence, VDD must be at or above V<sub>DD (MIN)</sub> for at least t<sub>SD</sub> before the output is in the correct state based on V<sub>SENSE</sub>.

t<sub>SD</sub> time includes the propagation delay (C<sub>CTR1</sub> = C<sub>CTR2</sub> = Open). Capaicitor in C<sub>CTR1</sub> or C<sub>CTR2</sub> will add time to t<sub>SD</sub>.



## 7.7 Timing Diagrams



A. For open-drain output option, the timing diagram assumes the RESETx\_UVOD / RESETx\_UVOD pin is connected via an external pull-up resistor to VDD.

B. Be advised that Figure 7-1 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (t<sub>CTRx</sub>) time.

C. RESETx\_UVxx / RESETx\_UVxx is asserted when VDD goes below the UVLO(MIN) threshold after the time delay, t<sub>CTRx</sub>, is reached.

#### Figure 7-1. SENSEx Undervoltage (UV) Timing Diagram





A. For open-drain output option, the timing diagram assumes the RESETx\_OVOD / RESETx\_OVOD pin is connected via an external pull-up resistor to VDD.

B. Be advised that Figure 7-2 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (t<sub>CTRx</sub>) time.

C. RESETx\_OVxx / RESETx\_OVxx is asserted when VDD goes below the UVLO<sub>(MIN)</sub> threshold after the time delay, t<sub>CTRx</sub>, is reached.

## Figure 7-2. SENSEx Overvoltage (OV) Timing Diagram



## 7.8 Typical Characteristics

Typical characteristics show the typical performance of the TPS37-Q1 device. Test conditions are  $T_A = 25^{\circ}$ C,  $R_{PU} = 100 \text{ k}\Omega$ ,  $C_{Load} = 50 \text{ pF}$ , unless otherwise noted.





## 7.8 Typical Characteristics (continued)

Typical characteristics show the typical performance of the TPS37-Q1 device. Test conditions are  $T_A = 25^{\circ}C$ ,  $R_{PU} = 100 \text{ k}\Omega$ ,  $C_{Load} = 50 \text{ pF}$ , unless otherwise noted.





## 7.8 Typical Characteristics (continued)

Typical characteristics show the typical performance of the TPS37-Q1 device. Test conditions are  $T_A = 25^{\circ}C$ ,  $R_{PU} = 100 \text{ k}\Omega$ ,  $C_{Load} = 50 \text{ pF}$ , unless otherwise noted.





## 8 Detailed Description

#### 8.1 Overview

The TPS37-Q1 is a family of high voltage and low quiescent current reset IC with fixed threshold voltage. Voltage divider is integrated to eliminate the need for external resistors and eliminate leakage current that comes with resistor dividers. However, it can also support external resistor if required by application, the lowest threshold 800 mV (bypass internal resistor ladder) is recommenced for external resistors use case to take advantage of faster detection time and lower I<sub>SENSE</sub> current.

VDD, SENSE and RESET pins can support 65 V continuous operation; both VDD and SENSE voltage levels can be independent of each other, meaning VDD pin can be connected at 2.7 V while SENSE pins are connected to a higher voltage. One thing of note, the TPS37-Q1 does not have clamps within the device so external circuits or devices must be added to limit the voltages to the absolute max limit.

Additional features include programmable sense time delay (CTS1, CTS2) and reset delay time and manual reset (CTR1 /  $\overline{MR}$ , CTR2 /  $\overline{MR}$ ).



## 8.2 Functional Block Diagram

Figure 8-1. Functional Block Diagram <sup>1</sup>

Copyright © 2021 Texas Instruments Incorporated

<sup>&</sup>lt;sup>1</sup> Refer to Section 5 for complete list of topologies and output logic combination



## 8.3 Feature Description

## 8.3.1 Input Voltage (VDD)

VDD operating voltage ranges from 2.7 V to 65 V. An input supply capacitor is not required for this device; however, if the input supply is noisy good analog practice is to place a 0.1  $\mu$ F capacitor between the VDD and GND.

VDD needs to be at or above  $V_{DD(MIN)}$  for at least the start-up time delay (t<sub>SD</sub>) for the device to be fully functional.

VDD voltage is independent of  $V_{\text{SENSE}}$  and  $V_{\text{RESET}}$ , meaning that VDD can be higher or lower than the other pins.

#### 8.3.1.1 Undervoltage Lockout (V<sub>POR</sub> < V<sub>DD</sub> < UVLO)

When the voltage on VDD is less than the UVLO voltage, but greater than the power-on reset voltage ( $V_{POR}$ ), the output pins will be in reset, regardless of the voltage at SENSE pins.

#### 8.3.1.2 Power-On Reset (V<sub>DD</sub> < V<sub>POR</sub>)

When the voltage on VDD is lower than the power on reset voltage ( $V_{POR}$ ), the output signal is undefined and is not to be relied upon for proper device function.



Figure 8-2. Power Cycle (SENSE Outside of Nominal voltage)<sup>2</sup>

<sup>&</sup>lt;sup>2</sup> Figure assumes an external pull-up resistor is connected to the reset pin via VDD





Figure 8-3. Power Cycle (SENSE Within Nominal voltage) <sup>3</sup>

<sup>&</sup>lt;sup>3</sup> Figure assumes an external pull-up resistor is connected to the reset pin via VDD



#### 8.3.2 SENSE

The TPS37-Q1 high voltage family integrates two voltage comparators, a precision reference voltage and trimmed resistor divider. This configuration optimizes device accuracy because all resistor tolerances are accounted for in the accuracy and performance specifications. Device also has built-in hysteresis that provides noise immunity and ensures stable operation.

Channels are independent of each other, meaning that SENSE1 and SENSE2 and respective outputs can be connected to different voltage rails.

Although not required in most cases, for noisy applications good analog design practice is to place a 10 nF to 100 nF bypass capacitor at the SENSEx inputs in order to reduce sensitivity to transient voltages on the monitored signal. SENSE1 and SENSE2 pins can be connected directly to VDD pin.

#### 8.3.2.1 SENSE Hysteresis

Built-in hysteresis to avoid erroneous output reset release. The hysteresis is opposite to the threshold voltage; for overvoltage options the hysteresis is subtracted from the positive threshold ( $V_{ITP}$ ), for undervoltage options hysteresis is added to the negative threshold ( $V_{ITN}$ ).





|                  | TARGET       |                     | DEVICE ACTUAL HYSTERESIS OPTION |
|------------------|--------------|---------------------|---------------------------------|
| DETECT THRESHOLD | TOPOLOGY     | RELEASE VOLTAGE (V) | DEVICE ACTUAL HYSTERESIS OPTION |
| 18.0 V           | Overvoltage  | 17.5 V              | -3%                             |
| 18.0 V           | Overvoltage  | 16.0 V              | -11%                            |
| 17.0 V           | Overvoltage  | 16.5 V              | -3%                             |
| 16.0 V           | Overvoltage  | 15.0 V              | -6%                             |
| 15.0 V           | Overvoltage  | 14.0 V              | -7%                             |
| 6.0 V            | Undervoltage | 6.5 V               | 0.5 V                           |
| 5.5 V            | Undervoltage | 6 V                 | 0.5 V                           |
| 8 V              | Undervoltage | 9 V                 | 1 V                             |
| 5 V              | Undervoltage | 7.5 V               | 2.5 V                           |

#### Table 8-1. Common Hysteresis Lookup Table

Table 8-1 shows a sample of hysteresis and voltage options for the TPS37-Q1. For threshold voltages ranging from 2.7 V to 8 V, one option is to select a fixed hysteresis value ranging from 0.5 V to 2.5 V in increments of 0.5 V. Additionally, a second option can be selected where the hysteresis value is a percentage of the threshold voltage. The percentage of voltage hysteresis ranges from 2% to 13%.

Knowing the amount of hysteresis voltage, the release voltage for the undervoltage (UV) channel is

 $(V_{\text{ITN}(UV)} + V_{\text{HYS}})$  and for the overvoltage (OV) channel is  $(V_{\text{ITP}(OV)} - V_{\text{HYS}})$ . For a visual understanding of the UV and OV release voltage, see SENSEx Undervoltage (UV) Timing Diagram and SENSEx Overvoltage (OV) Timing Diagram. The accuracy of the release voltage, or stated in the Section 7.5 as *Hysteresis Accuracy* is ±1.5%. Expanding what is shown in Table 8-1, below are a few voltage hysteresis examples that include the hysteresis accuracy:

Undervoltage (UV) Channel

V<sub>ITN</sub> = 0.8 V

Voltage Hysteresis (V<sub>HYS</sub>) = 5% = 40 mV

Hysteresis Accuracy =  $\pm 1.5\%$  = 39.4 mV or 40.6 mV

Release Voltage =  $V_{ITN}$  +  $V_{HYS}$  = 839.4 mV to 840.6 mV

Overvoltage (OV) Channel

 $V_{ITP} = 8 V$ 

Voltage Hysteresis ( $V_{HYS}$ ) = 2 V

Hysteresis Accuracy =  $\pm 1.5\%$  = 1.97 V or 2.03 V

Release Voltage =  $V_{ITP}$  -  $V_{HYS}$  = 5.97 V to 6.03 V

#### 8.3.3 Output Logic Configurations

TPS37-Q1 has two channels with separate sense pins and reset pins that can be configured independently of each other. Channel 1 is available as Open-Drain and Push-Pull while channel 2 is only available as Open-Drain topology.

The available output logic configuration combinations are shown in Table 8-2.

| DESCRIPTION                           | NOMENCLATURE          | VAL       | LUE       |  |  |  |  |  |  |
|---------------------------------------|-----------------------|-----------|-----------|--|--|--|--|--|--|
| GPN                                   | TPS37-Q1 (+ topology) | CHANNEL 1 | CHANNEL 2 |  |  |  |  |  |  |
| Topology (OV and UV only)             | TPS37A-Q1             | OV OD L   | UV OD L   |  |  |  |  |  |  |
| both channels are either OV or UV     | TPS37B-Q1             | OV PP H   | UV OD L   |  |  |  |  |  |  |
| <ul> <li>UV = Undervoltage</li> </ul> | TPS37C-Q1             | OV OD L   | UV OD H   |  |  |  |  |  |  |
| OV = Overvoltage                      | TPS37D-Q1             | OV PP H   | UV OD H   |  |  |  |  |  |  |
| PP = Push-Pull                        | TPS37E-Q1             | OV OD H   | UV OD H   |  |  |  |  |  |  |
| <ul> <li>OD = Open-Drain</li> </ul>   | TPS37F-Q1             | OV PP H   | UV OD L   |  |  |  |  |  |  |
| L = Active low                        | TPS37G-Q1             | OV OD L   | UV OD H   |  |  |  |  |  |  |
| H = Active high                       | TPS37H-Q1             | OV OD H   | UV OD L   |  |  |  |  |  |  |

#### Table 8-2. TPS37-Q1 Output Logic

#### 8.3.3.1 Open-Drain

Open-drain output requires an external pull-up resistor to hold the voltage high to the required voltage logic. Connect the pull-up resistor to the proper voltage rail to enable the output to be connected to other devices at the correct interface voltage levels.

To select the right pull-up resistor consider system  $V_{OH}$  and the  $(I_{lkg})$  current provided in the electrical characteristics, high resistors values will have a higher voltage drop affecting the output voltage high. The open-drain output can be connected as a wired-AND logic with other open-drain signals such as another TPS37-Q1 open-drain output pin.

#### 8.3.3.2 Push-Pull

Push-Pull output does not require an external resistor since is the output is internally pulled-up to VDD during  $V_{OH}$  condition and output will be connected to GND during  $V_{OH}$  condition.

#### 8.3.3.3 Active-High (RESET)

RESET (active-high), denoted with no bar above the pin label. RESET remains low (V<sub>OL</sub>, deasserted) as long as sense voltage is in normal operation within the threshold boundaries and VDD voltage is above UVLO. To assert a reset sense pins needs to meet the condition below:

- For undervoltage variant the SENSE voltage need to cross the lower boundary (VITN).
- For overvoltage variant the SENSE voltage needs to cross the upper boundary (VITP).

#### 8.3.3.4 Active-Low (RESET)

 $\overline{\text{RESET}}$  (active low) denoted with a bar above the pin label.  $\overline{\text{RESET}}$  remains high voltage (V<sub>OH</sub>, deasserted) (open-drain variant V<sub>OH</sub> is measured against the pullup voltage) as long as sense voltage is in normal operation within the threshold boundaries and VDD voltage is above UVLO. To assert a reset sense pins needs to meet the condition below:

- For undervoltage variant the SENSE voltage need to cross the lower boundary (VITN).
- For overvoltage variant the SENSE voltage needs to cross the upper boundary (V<sub>ITP</sub>).



#### 8.3.4 User-Programmable Reset Time Delay

TPS37-Q1 has adjustable reset release time delay with external capacitors. Channel timing are independent of each other.

- A capacitor in CTR1 / MR program the reset time delay of Output 1.
- A capacitor in CTR2 / MR program the reset time delay of Output 2.
- No capacitor on these pins gives the fastest reset delay time indicated in the Section 7.6.

#### 8.3.4.1 Reset Time Delay Configuration

The time delay ( $t_{CTR}$ ) can be programmed by connecting a capacitor between CTR1 pin and GND, CTR2 for channel 2. In this section CTRx represent either channel 1 or channel 2.

The relationship between external capacitor  $C_{CTRx\_EXT (typ)}$  and the time delay  $t_{CTRx (typ)}$  is given by Equation 1.

 $t_{\text{CTRx (typ)}} = -\ln (0.28) \times R_{\text{CTRx (typ)}} \times C_{\text{CTRx}\_\text{EXT (typ)}} + t_{\text{CTRx (no cap)}}$ 

(1)

R<sub>CTRx (typ)</sub> = is in kilo ohms (kOhms)

 $C_{CTRx EXT (typ)}$  = is given in microfarads (µF)

 $t_{CTRx (typ)}$  = is the reset time delay (ms)

The reset delay varies according to three variables: the external capacitor ( $C_{CTRx\_EXT}$ ), CTR pin internal resistance ( $R_{CTRx}$ ) provided in Section 7.5, and a constant. The minimum and maximum variance due to the constant is show in Equation 2 and Equation 3:

$$t_{\text{CTRx (min)}} = -\ln (0.31) \times R_{\text{CTRx (min)}} \times C_{\text{CTRx EXT (min)}} + t_{\text{CTRx (no cap (min))}}$$
(2)

 $t_{\text{CTRx (max)}} = -\ln(0.25) \times R_{\text{CTRx (max)}} \times C_{\text{CTRx}_{\text{EXT (max)}}} + t_{\text{CTRx (no cap (max))}}$ (3)

The recommended maximum reset delay capacitor for the TPS37-Q1 is limited to 10  $\mu$ F as this ensures enough time for the capacitor to fully discharge when a voltage fault occurs. Also, having a too large of a capacitor value can cause very slow charge up (rise times) and system noise can cause the the internal circuit to trip earlier or later near the threshold. This leads to variation in time delay where it can make the delay accuracy worse in the presence of system noise.

When a voltage fault occurs, the previously charged up capacitor discharges and if the monitored voltage returns from the fault condition before the delay capacitor discharges completely, the delay will be shorter than expected. The capacitor will begin charging from a voltage above zero and resulting in shorter than expected time delay. A larger delay capacitor can be used so long as the capacitor has enough time to fully discharge during the duration of the voltage fault. To ensure the capacitor is fully discharged, the time period or duration of the voltage fault needs to be greater than 5% of the programmed reset time delay.



#### 8.3.5 User-Programmable Sense Delay

TPS37-Q1 has adjustable sense release time delay with external capacitors. Channel timing are independent of each other. Sense delay is used as a de-glitcher or ignoring known transients.

- A capacitor in CTS1 program the excursion detection on SENSE1.
- A capacitor in CTS2 program the excursion detection on SENSE2.
- No capacitor on these pins gives the fastest detection time indicated in the Section 7.6.

#### 8.3.5.1 Sense Time Delay Configuration

The time delay ( $t_{CTS}$ ) can be programmed by connecting a capacitor between CTS1 pin and GND, CTS2 for channel 2. In this section CTSx represent either channel 1 or channel 2.R

The relationship between external capacitor  $C_{CTSx\_EXT}$  (typ) and the time delay  $t_{CTSx}$  (typ) is given by Equation 4.

 $t_{\text{CTSx (typ)}} = -\text{In (0.28) x R}_{\text{CTSx (typ)}} \times C_{\text{CTSx}_{\text{EXT (typ)}}} + t_{\text{CTSx (no cap)}}$ 

(4)

(6)

R<sub>CTSx</sub> = is in kilo ohms (kOhms)

 $C_{CTSX EXT}$  = is given in microfarads (µF)

 $t_{CTSx}$  = is the sense time delay (ms)

The sense delay varies according to three variables: the external capacitor ( $C_{CTSx\_EXT}$ ), CTS pin internal resistance ( $R_{CTSx}$ ) provided in Section 7.5, and a constant. The minimum and maximum variance due to the constant is show in Equation 5 and Equation 6:

$$t_{\text{CTSx (min)}} = -\ln(0.31) \times R_{\text{CTSx (min)}} \times C_{\text{CTSx}_{\text{EXT (min)}}} + t_{\text{CTSx (no cap (min))}}$$
(5)

t<sub>CTRx (max)</sub> = -In (0.25) x R<sub>CTSx (max)</sub> x C<sub>CTSx\_EXT (max)</sub> + t<sub>CTSx (no cap (max))</sub>

The recommended maximum sense delay capacitor for the TPS37-Q1 is limited to 10  $\mu$ F as this ensures enough time for the capacitor to fully discharge when a voltage fault occurs. Also, having a too large of a capacitor value can cause very slow charge up (rise times) and system noise can cause the the internal circuit to trip earlier or later near the threshold. This leads to variation in time delay where it can make the delay accuracy worse in the presence of system noise.

When a voltage fault occurs, the previously charged up capacitor discharges and if the monitored voltage returns from the fault condition before the delay capacitor discharges completely, the delay will be shorter than expected. The capacitor will begin charging from a voltage above zero and resulting in shorter than expected time delay. A larger delay capacitor can be used so long as the capacitor has enough time between fault events to fully discharge during the duration of the voltage fault. To ensure the capacitor is fully discharged, the time period or time duration between fault events needs to be greater than 10% of the programmed sense time delay.



#### 8.3.6 Manual RESET (CTR1 / MR) and (CTR2 / MR) Input

The manual reset input allows a processor or other logic circuits to initiate a reset. In this section  $\overline{MR}$  is a generic reference to (CTR1 /  $\overline{MR}$ ) and (CTR2 /  $\overline{MR}$ ). A logic low on  $\overline{MR}$  causes  $\overline{RESET1}$  to assert on reset output. After  $\overline{MR}$  is left floating,  $\overline{RESET1}$  will release the reset if the voltage at SENSE1 pin is at nominal voltage.  $\overline{MR}$  should not be driven high, this pin should be left floating or connected to a capacitor to GND, this pin can be left unconnected if is not used.

If the logic driving the MR cannot tri-state (floating and GND) then a logic-level FET should be used as illustrated in Figure 8-8.



Figure 8-8. Manual Reset Implementation



#### Figure 8-9. Manual Reset Timing Diagram

| Table 8-3. MR Functional Table |
|--------------------------------|
|--------------------------------|

| MR        | SENSE ON NOMINAL VOLTAGE | RESET STATUS                                                       |
|-----------|--------------------------|--------------------------------------------------------------------|
| Low       | Yes                      | Reset asserted                                                     |
| Floating  | Yes                      | Fast reset release when SENSE voltage goes back to nominal voltage |
| Capacitor | Yes                      | Programmable reset time delay                                      |
| High      | Yes                      | NOT Recommended                                                    |



## 9 Device Functional Modes

Table 9-1. Undervoltage Detect Functional Mode Truth Table

|                                              | S                                       | ENSE                               |                                |                                    | OUTPUT <sup>(2)</sup> |  |
|----------------------------------------------|-----------------------------------------|------------------------------------|--------------------------------|------------------------------------|-----------------------|--|
| DESCRIPTION                                  | PREVIOUS<br>CONDITION CURRENT CONDITION |                                    | CTR <sup>(1)</sup> / MR PIN    | VDD PIN                            | (RESET PIN)           |  |
| Normal Operation                             | SENSE > V <sub>ITN(UV)</sub>            | SENSE > V <sub>ITN(UV)</sub>       | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$             | High                  |  |
| Undervoltage<br>Detection                    | SENSE > V <sub>ITN(UV)</sub>            | SENSE < V <sub>ITN(UV)</sub>       | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$             | Low                   |  |
| Undervoltage<br>Detection                    | SENSE < V <sub>ITN(UV)</sub>            | SENSE > V <sub>ITN(UV)</sub>       | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$             | Low                   |  |
| Normal Operation                             | SENSE < V <sub>ITN(UV)</sub>            | SENSE > V <sub>ITN(UV)</sub> + HYS | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$             | High                  |  |
| Manual Reset                                 | SENSE > V <sub>ITN(UV)</sub>            | SENSE > V <sub>ITN(UV)</sub>       | Low                            | $V_{DD} > V_{DD(MIN)}$             | Low                   |  |
| UVLO Engaged                                 | SENSE > V <sub>ITN(UV)</sub>            | SENSE > V <sub>ITN(UV)</sub>       | Open or capacitor<br>connected | $V_{POR} < V_{DD} < V_{DD(MIN)}$   | Low                   |  |
| Below V <sub>POR</sub> ,<br>Undefined Output | SENSE > V <sub>ITN(UV)</sub>            | SENSE > V <sub>ITN(UV)</sub>       | Open or capacitor<br>connected | V <sub>DD</sub> < V <sub>POR</sub> | Undefined             |  |

(1) Reset time delay is ignored in the truth table.

(2) Open-drain active low output requires an external pull-up resistor to a pull-up voltage.

#### Table 9-2. Overvoltage Detect Functional Mode Truth Table

|                                              | S                                       | ENSE                               |                                |                                           | OUTPUT <sup>(2)</sup> |  |  |  |
|----------------------------------------------|-----------------------------------------|------------------------------------|--------------------------------|-------------------------------------------|-----------------------|--|--|--|
| DESCRIPTION                                  | PREVIOUS<br>CONDITION CURRENT CONDITION |                                    | CTR <sup>(1)</sup> / MR PIN    | VDD PIN                                   | (RESET PIN)           |  |  |  |
| Normal Operation                             | SENSE < V <sub>ITN(OV)</sub>            | SENSE < V <sub>ITN(OV)</sub>       | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$                    | High                  |  |  |  |
| Overvoltage<br>Detection                     | SENSE < V <sub>ITN(OV)</sub>            | SENSE > V <sub>ITN(OV)</sub>       | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$                    | Low                   |  |  |  |
| Overvoltage<br>Detection                     | SENSE > V <sub>ITN(OV)</sub>            | SENSE < V <sub>ITN(OV)</sub>       | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$                    | Low                   |  |  |  |
| Normal Operation                             | SENSE > V <sub>ITN(OV)</sub>            | SENSE < V <sub>ITN(OV)</sub> - HYS | Open or capacitor<br>connected | $V_{DD} > V_{DD(MIN)}$                    | High                  |  |  |  |
| Manual Reset                                 | SENSE < V <sub>ITN(OV)</sub>            | SENSE < V <sub>ITN(OV)</sub>       | Low                            | $V_{DD} > V_{DD(MIN)}$                    | Low                   |  |  |  |
| UVLO Engaged                                 | SENSE < V <sub>ITN(OV)</sub>            | SENSE < V <sub>ITN(OV)</sub>       | Open or capacitor<br>connected | V <sub>POR</sub> < V <sub>DD</sub> < UVLO | Low                   |  |  |  |
| Below V <sub>POR</sub> ,<br>Undefined Output | SENSE < V <sub>ITN(OV)</sub>            | SENSE < V <sub>ITN(OV)</sub>       | Open or capacitor<br>connected | V <sub>DD</sub> < V <sub>POR</sub>        | Undefined             |  |  |  |

(1) Reset time delay is ignored in the truth table.

(2) Open-drain active low output requires an external pull-up resistor to a pull-up voltage.



## **10 Application and Implementation**

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### **10.1 Adjustable Voltage Thresholds**

Equation 7 illustrates an example of how to adjust the voltage threshold with external resistor dividers. The resistors can be calculated depending on the desired voltage threshold and device part number. TI recommends using the 0.8 V voltage threshold device when using an adjustable voltage variant. This variant bypasses the internal resistor ladder.

For example, consider a 12 V rail being monitored  $V_{MON}$  for undervoltage (UV) using channel 2 of the TPS37A010122DSKRQ1 variant. Using Equation 7 and shown in Figure 10-1, R<sub>1</sub> is the top resistor of the resistor divider that is between  $V_{MON}$  and  $V_{SENSE2}$ , R<sub>2</sub> is the bottom resistor that is between  $V_{SENSE2}$  and GND,  $V_{MON}$  is the voltage rail that is being monitored and  $V_{SENSE2}$  is the input threshold voltage. The monitored UV threshold, denoted as  $V_{MON}$ , where the device will assert a reset signal occurs when  $V_{SENSE2} = V_{IT-(UV)}$  or, for this example,  $V_{MON}$  = 10.8V which is 90% from 12 V. Using Equation 7 and assuming R<sub>2</sub> = 10k $\Omega$ , R<sub>1</sub> can be calculated shown in Equation 8 where I<sub>B1</sub> is represented in Equation 9:

$$V_{SENSE2} = V_{MON-} \times (R_2 \div (R_1 + R_2))$$
 (7)

$$R_1 = (V_{MON-} - V_{SENSE2}) \div I_{R1}$$
(8)

$$I_{R1} = I_{R2} = V_{SENSE2} \div R_2 \tag{9}$$

Substituting Equation 9 into Equation 8 and solving for R<sub>1</sub> in Equation 7, R<sub>1</sub> =  $125k\Omega$ . The TPS37A010122DSKRQ1 is typically meant to monitor a 0.8 V rail with ±2% voltage threshold hysteresis. For the reset signal to become deasserted, V<sub>MON</sub> would need to go above V<sub>IT-</sub> + V<sub>HYS</sub>. For this example, V<sub>MON</sub> = 11.016 V when the reset signal becomes deasserted.

There are inaccuracies that must be taken into consideration while adjusting voltage thresholds. Aside from the tolerance of the resistor divider, there is an internal resistance of the SENSE pin that may affect the accuracy of the resistor divider. Although expected to be very high impedance, users are recommended to calculate the values for the design specifications. The internal SENSE resistance  $R_{SENSE}$  can be calculated by the SENSE voltage  $V_{SENSE}$  divided by the SENSE current  $I_{SENSE}$  as shown in Equation 11.  $V_{SENSE}$  can be calculated using Equation 7 depending on the resistor divider and monitored voltage.  $I_{SENSE}$  can be calculated using Equation 10.

$$I_{SENSE} = [(V_{MON} - V_{SENSE}) \div R_1] - (V_{SENSE} \div R_2)$$

 $R_{SENSE} = V_{SENSE} \div I_{SENSE}$ 





(10)

(11)



## **10.2 Application Information**

The following sections describe in detail how to properly use this device, depending on the requirements of the final application.

#### **10.3 Typical Application**

#### 10.3.1 Design 1: Automotive Off-Battery Monitoring

The initial power stage in automotive applications starts with the 12 V battery. Variation of the battery voltage is common between 9 V and 16 V. Furthermore, if cold-cranking and load dump conditions are considered, voltage transients can occur as low as 3 V and as high as 42 V. In this design example, we are highlighting the ability for low power, direct off-battery voltage supervision. Figure 10-2 illustrates an example of how the TPS37-Q1 is monitoring the battery voltage while being powered by it, as well. For more information, read this *application report* on how to achieve low  $I_Q$  voltage supervision in automotive, wide-V<sub>IN</sub> applications.



Figure 10-2. Fast Start Window Supervisor with Direct Off-Battery Monitoring



#### 10.3.1.1 Design Requirements

This design requires voltage supervision on a 12 V power supply voltage rail with possibility of the 12 V rail rising up as high as 42 V. The undervoltage fault occurs when the power supply voltage drops below 7.7 V.

| PARAMETER                                 | DESIGN REQUIREMENT                                                                           | DESIGN RESULT                                                                                                                    |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power Rail Voltage Supervision            | Monitor 12-V power supply for undervoltage condition, trigger a undervoltage fault at 7.7 V. | TPS37-Q1 provides voltage monitoring with 1.5% max accuracy with adjustable/non-adjustable variations.                           |  |  |
| Maximum Input Power                       | Operate with power supply input up to 42 V.                                                  | The TPS37-Q1 can support a VDD of up to 65 V.                                                                                    |  |  |
| Output logic voltage                      | Open-Drain Output Topology                                                                   | An open-drain output is recommended to provide<br>the correct reset signal, but a push-pull can also be<br>used.                 |  |  |
| Maximum system current consumption        | 2 μA max when power supply is at 12 V typical                                                | TPS37-Q1 allows for $I_Q$ to remain low with support of up to 65 V. This allows for no external resistor divider to be required. |  |  |
| Voltage Monitor Accuracy                  | Maximum voltage monitor accuracy of 1.5%.                                                    | The TPS37-Q1 has 1.5% maximum voltage monitor accuracy.                                                                          |  |  |
| Delay when returning from fault condition | RESET delay of at least 12.8 ms when returning from a undervoltage fault.                    | C <sub>CTR</sub> = 10 nF sets 12.8 ms delay                                                                                      |  |  |

#### 10.3.1.2 Detailed Design Procedure

The primary advantage of this application is being able to directly monitor a voltage on an automotive battery without needing external resistor dividers on the SENSEx inputs. This keeps the overall  $I_Q$  of the design low while still achieving the desired rail monitoring.

As shown in Figure 10-2, rail monitoring is done by connecting SENSE1 and SENSE2 inputs directly to the battery rail after the TVS protection diodes. The TPS37-Q1 that is being used in this example is a fixed voltage variant where SENSE1 and SENSE 2 threshold voltages have been set internally by the factory. Word of caution, the TVS protection diodes must be chosen such that the transient voltages on the monitored rails do not exceed the absolute max limit listed in Section 7.1.

To use this configuration, the specific voltage threshold variation of the device must be chosen according to the application. In this configuration, the '77' variation must be chosen for 7.7 V as shown in Table 13-1.

The device being able to handle 65 V on VDD means the monitored voltage rail can go as high as 42 V for the application transients and not violate the recommended maximum for the supervisor as it usually would. This is useful when monitoring a voltage rail that has a wide range that may go much higher than the nominal rail voltage such as in this case. Good design practice recommends using a 0.1  $\mu$ F capacitor on the VDD pin and this capacitance may need to increase if using an adjustable version with a resistor divider.



#### 10.3.1.3 Application Curves



Figure 10-3. Undervoltage Reset Waveform







## **11 Power Supply Recommendations**

These devices are designed to operate from an input supply with a voltage range between 1.4 V ( $V_{POR}$ ) to 65 V (max operation). Good analog design practice recommends placing a minimum 0.1  $\mu$ F ceramic capacitor as near as possible to the VDD pin.

#### **11.1 Power Dissipation and Device Operation**

The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the IC, to the ultimate heat sink, the ambient environment. Thus, the power dissipation is dependent on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air.

The maximum continuous allowable power dissipation for the device in a given package can be calculated using Equation 12:

The actual power being dissipated in the device can be represented by Equation 13:

| $P_D = V_{DD} \times I_{DD} + p_{RESET}$                       | (13) |
|----------------------------------------------------------------|------|
| p <sub>RESET</sub> is calculated by Equation 14 or Equation 15 |      |

$$p_{\text{RESET}(\text{PUSHPULL})} = \text{VDD} - V_{\text{RESET}} \times I_{\text{RESET}}$$
(14)

 $p_{\text{RESET (OPEN-DRAIN)}} = V_{\text{RESET}} \times I_{\text{RESET}}$ 

Equation 12 and Equation 13 establish the relationship between the maximum power dissipation allowed due to thermal consideration, the voltage drop across the device, and the continuous current capability of the device. These two equations should be used to determine the optimum operating conditions for the device in the application.

In applications where lower power dissipation (P<sub>D</sub>) and/or excellent package thermal resistance (R<sub> $\theta$ JA</sub>) is present, the maximum ambient temperature (T<sub>A-MAX</sub>) may be increased.

In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature ( $T_{A-MAX}$ ) may have to be de-rated.  $T_{A-MAX}$  is dependent on the maximum operating junction temperature ( $T_{J-MAX-OP} = 125^{\circ}C$ ), the maximum allowable power dissipation in the device package in the application ( $P_{D-MAX}$ ), and the junction-to ambient thermal resistance of the part/package in the application ( $R_{\theta JA}$ ), as given by Equation 16:

 $T_{A-MAX} = (T_{J-MAX-OP} - (R_{\theta JA} \times P_{D-MAX}))$ 

(16)

(15)



## 12 Layout

## 12.1 Layout Guidelines

- Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a greater than 0.1 μF ceramic capacitor as near as possible to the VDD pin.
- To further improve the noise immunity on the SENSEx pins, placing a 10 nF to 100 nF capacitor between the SENSEx pins and GND can reduce the sensitivity to transient voltages on the monitored signal.
- If a capacitor is used on CTS1, CTS2, CTR1, or CTR2, place these components as close as possible to the respective pins. If the capacitor adjustable pins are left unconnected, make sure to minimize the amount of parasitic capacitance on the pins to less than 5 pF.
- For open-drain variants, place the pull-up resistors on RESET1 and RESET2 pins as close to the pins as possible.
- When laying out metal traces, separate high voltage traces from low voltage traces as much as possible. If high and low voltage traces need to run close by, spacing between traces should be greater than 20 mils (0.5 mm).
- Do not have high voltage metal pads or traces closer than 20 mils (0.5 mm) to the low voltage metal pads or traces.

## 12.2 Layout Example

The DSK layout example in Figure 12-1 shows how the TPS37-Q1 is laid out on a printed circuit board (PCB) with user-defined delays.



• Vias used to connect pins for application-specific connections

Figure 12-1. TPS37-Q1 DSK Package Recommended Layout



The DYY layout example in Figure 12-2 shows how the TPS37-Q1 is laid out on a printed circuit board (PCB) with user-defined delays.



• Vias used to connect pins for application-specific connections

Figure 12-2. TPS37-Q1 DYY Package Recommended Layout

#### 12.3 Creepage Distance

Per IEC 60664 Creepage is the shortest distance between two conductive parts or as shown in Figure 12-3 the distance between high voltage conductive parts and grounded parts, the floating conductive part is ignored and subtracted from the total distance.



Figure 12-3. Creepage Distance

Figure 12-3 details:

- A = Left pins (high voltage)
- B = Central pad (not internally connected, can be left floating or connected to GND)
- C = Right pins (low voltage)
- Creepage distance = a + b



# 13 Device and Documentation Support

## **13.1 Device Nomenclature**

Section 5 shows how to decode the function of the device based on its part number

Table 13-1 shows TPS37-Q1 possible voltage options per channel. Contact TI sales representatives or on TI's E2E forum for details and availability of other options; minimum order quantities apply.

|                   |                               |                   | Tab                | ole 13-1. Vo      | Itage Option             | ons               |                    |                   |                    |  |
|-------------------|-------------------------------|-------------------|--------------------|-------------------|--------------------------|-------------------|--------------------|-------------------|--------------------|--|
|                   | 100 mV                        | STEPS             |                    | 400 mV            | 400 mV STEPS 500 mV STEP |                   |                    | TEPS 1 V STEPS    |                    |  |
| NOMEN-<br>CLATURE | VOLTAGE<br>OPTIONS            | NOMEN-<br>CLATURE | VOLTAGE<br>OPTIONS | NOMEN-<br>CLATURE | VOLTAGE<br>OPTIONS       | NOMEN-<br>CLATURE | VOLTAGE<br>OPTIONS | NOMEN-<br>CLATURE | VOLTAGE<br>OPTIONS |  |
| 08                | 800 mV<br>(divider<br>bypass) | 70                | 7.0 V              | A0                | 10.4 V                   | D0                | 20.5 V             | F0                | 31.0 V             |  |
| 27                | 2.7 V                         | 71                | 7.1 V              | A1                | 10.8 V                   | D1                | 21.0 V             | F1                | 32.0 V             |  |
| 28                | 2.8 V                         | 72                | 7.2 V              | A2                | 11.2 V                   | D2                | 21.5 V             | F2                | 33.0 V             |  |
| 29                | 2.9 V                         | 73                | 7.3 V              | A3                | 11.6 V                   | D3                | 22.0 V             | F3                | 34.0 V             |  |
| 30                | 3.0 V                         | 74                | 7.4 V              | A4                | 12.0 V                   | D4                | 22.5 V             | F4                | 35.0 V             |  |
| 31                | 3.1 V                         | 75                | 7.5 V              | A5                | 12.4 V                   | D5                | 23.0 V             | F5                | 36.0 V             |  |
| 32                | 3.2 V                         | 76                | 7.6 V              | A6                | 12.8 V                   | D6                | 23.5 V             |                   |                    |  |
| 33                | 3.3 V                         | 77                | 7.7 V              | A7                | 13.2 V                   | D7                | 24.0 V             |                   |                    |  |
| 34                | 3.4 V                         | 78                | 7.8 V              | A8                | 13.6 V                   | D8                | 24.5 V             |                   |                    |  |
| 35                | 3.5 V                         | 79                | 7.9 V              | A9                | 14.0 V                   | D9                | 25.0 V             |                   |                    |  |
| 36                | 3.6 V                         | 80                | 8.0 V              | B0                | 14.4 V                   | E0                | 25.5 V             |                   |                    |  |
| 37                | 3.7 V                         | 81                | 8.1 V              | B1                | 14.8 V                   | E1                | 26.0 V             |                   |                    |  |
| 38                | 3.8 V                         | 82                | 8.2 V              | B2                | 15.2 V                   | E2                | 26.5 V             |                   |                    |  |
| 39                | 3.9 V                         | 83                | 8.3 V              | B3                | 15.6 V                   | E3                | 27.0 V             |                   |                    |  |
| 40                | 4.0 V                         | 84                | 8.4 V              | B4                | 16.0 V                   | E4                | 27.5 V             |                   |                    |  |
| 41                | 4.1 V                         | 85                | 8.5 V              | B5                | 16.4 V                   | E5                | 28.0 V             |                   |                    |  |
| 42                | 4.2 V                         | 86                | 8.6 V              | B6                | 16.8 V                   | E6                | 28.5 V             |                   |                    |  |
| 43                | 4.3 V                         | 87                | 8.7 V              | B7                | 17.2 V                   | E7                | 29.0 V             |                   |                    |  |
| 44                | 4.4 V                         | 88                | 8.8 V              | B8                | 17.6 V                   | E8                | 29.5 V             |                   |                    |  |
| 45                | 4.5 V                         | 89                | 8.9 V              | B9                | 18.0 V                   | E9                | 30.0 V             |                   |                    |  |
| 46                | 4.6 V                         | 90                | 9.0 V              | C0                | 18.4 V                   |                   |                    |                   |                    |  |
| 47                | 4.7 V                         | 91                | 9.1 V              | C1                | 18.8 V                   |                   |                    |                   |                    |  |
| 48                | 4.8 V                         | 92                | 9.2 V              | C2                | 19.2 V                   |                   |                    |                   |                    |  |
| 49                | 4.9 V                         | 93                | 9.3 V              | C3                | 19.6 V                   |                   |                    |                   |                    |  |
| 50                | 5.0 V                         | 94                | 9.4 V              | C4                | 20.0 V                   |                   |                    |                   |                    |  |
| 51                | 5.1 V                         | 95                | 9.5 V              |                   |                          |                   |                    |                   |                    |  |
| 52                | 5.2 V                         | 96                | 9.6 V              |                   |                          |                   |                    |                   |                    |  |
| 53                | 5.3 V                         | 97                | 9.7 V              |                   |                          |                   |                    |                   |                    |  |
| 54                | 5.4 V                         | 98                | 9.8 V              |                   |                          |                   |                    |                   |                    |  |
| 55                | 5.5 V                         | 99                | 9.9 V              |                   |                          |                   |                    |                   |                    |  |
| 56                | 5.6 V                         | 00                | 10.0 V             |                   |                          |                   |                    |                   |                    |  |
| 57                | 5.7 V                         |                   |                    |                   |                          |                   |                    |                   |                    |  |
| 58                | 5.8 V                         |                   |                    |                   |                          |                   |                    |                   |                    |  |
| 59                | 5.9 V                         |                   |                    |                   |                          |                   |                    |                   |                    |  |
| 60                | 6.0 V                         |                   |                    |                   |                          |                   |                    |                   |                    |  |
| 61                | 6.1 V                         |                   |                    |                   |                          |                   |                    |                   |                    |  |

Table 13-1. Voltage Options



#### Table 13-1. Voltage Options (continued)

| 100 mV STEPS      |                    | 400 mV STEPS      |                    | 500 mV STEPS      |                    | 1 V STEPS         |                    |                   |                    |
|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|
| NOMEN-<br>CLATURE | VOLTAGE<br>OPTIONS |
| 62                | 6.2 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 63                | 6.3 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 64                | 6.4 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 65                | 6.5 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 66                | 6.6 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 67                | 6.7 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 68                | 6.8 V              |                   |                    |                   |                    |                   |                    |                   |                    |
| 69                | 6.9 V              |                   |                    |                   |                    |                   |                    |                   |                    |

#### 13.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 13.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### **13.4 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# **DSK0010C**

## PACKAGE OUTLINE WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.





**DSK0010C** 

# EXAMPLE BOARD LAYOUT

WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





# DSK0010C

# **EXAMPLE STENCIL DESIGN**

WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





#### PACKAGE OUTLINE SOT-23-THIN - 1.1 mm max height

#### **DYY0014A**

PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.





#### **EXAMPLE BOARD LAYOUT**

SOT-23-THIN - 1.1 mm max height



PLASTIC SMALL OUTLINE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





#### **EXAMPLE STENCIL DESIGN**

SOT-23-THIN - 1.1 mm max height



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.





#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
| TPS37A010122DSKRQ1 | ACTIVE | SON          | DSK     | 10   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 2KDL           | Samples |
| TPS37A010122DYYRQ1 | ACTIVE | SOT-23-THIN  | DYY     | 14   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 37A010122Q     | Samples |
| TPS37A543222DSKRQ1 | ACTIVE | SON          | DSK     | 10   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 2KFL           | Samples |
| TPS37AB7806FDSKRQ1 | ACTIVE | SON          | DSK     | 10   | 3000 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | 2PRL           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TPS37-Q1 :

• Catalog : TPS37

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -               | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS37A010122DSKRQ1          | SON             | DSK                | 10 | 3000 | 180.0                    | 8.4                      | 2.8        | 2.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS37A010122DYYRQ1          | SOT-23-<br>THIN | DYY                | 14 | 3000 | 330.0                    | 12.4                     | 4.8        | 3.6        | 1.6        | 8.0        | 12.0      | Q3               |
| TPS37A543222DSKRQ1          | SON             | DSK                | 10 | 3000 | 180.0                    | 8.4                      | 2.8        | 2.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TPS37AB7806FDSKRQ1          | SON             | DSK                | 10 | 3000 | 180.0                    | 8.4                      | 2.8        | 2.8        | 1.0        | 4.0        | 8.0       | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS37A010122DSKRQ1 | SON          | DSK             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS37A010122DYYRQ1 | SOT-23-THIN  | DYY             | 14   | 3000 | 336.6       | 336.6      | 31.8        |
| TPS37A543222DSKRQ1 | SON          | DSK             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS37AB7806FDSKRQ1 | SON          | DSK             | 10   | 3000 | 210.0       | 185.0      | 35.0        |

### **GENERIC PACKAGE VIEW**

### **DSK 10**

## WSON - 0.8 mm max height

2.5 x 2.5 mm, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4225304/A

# DSK0010C

## PACKAGE OUTLINE

### WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



## DSK0010C

## **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## DSK0010C

## **EXAMPLE STENCIL DESIGN**

#### WSON - 0.8 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# DYY0014A

# PACKAGE OUTLINE SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Reference JEDEC Registration MO-345, Variation AB



# **DYY0014A**

## EXAMPLE BOARD LAYOUT SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DYY0014A**

## **EXAMPLE STENCIL DESIGN** SOT-23-THIN - 1.1 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated