

**www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010

# **DUAL-OUTPUT, LOW DROPOUT VOLTAGE REGULATORS WITH INTEGRATED SVS FOR SPLIT VOLTAGE SYSTEMS**

**Check for Samples: [TPS70345,](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=tps70345) [TPS70348](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=tps70348), [TPS70351,](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=tps70351) [TPS70358,](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=tps70358) [TPS70302](https://commerce.ti.com/stores/servlet/SCSAMPLogon?storeId=10001&langId=-1&catalogId=10001&reLogonURL=SCSAMPLogon&URL=SCSAMPSBDResultDisplay&GPN1=tps70302)**

- 
- 
- 
- 
- Voltage Options: 3.3 V/2.5 V, 3.3 V/1.8 V, 3.3 Figset), manual reset inputs, and enable function,<br>V/1.5 V, 3.3 V/1.2 V, and Dual Adjustable provide a complete system solution. **Outputs**
- **• Open Drain Power-On Reset with 120 ms Delay**
- **• Open Drain Power Good for Regulator 1**
- **Ultralow 185 µA (typ) Quiescent Current**
- **• 2** m**A Input Current During Standby**
- **Low Noise: 78 µV<sub>RMS</sub> Without Bypass Capacitor**
- **• Quick Output Capacitor Discharge Feature**
- **• Two Manual Reset Inputs**
- **• 2% Accuracy Over Load and Temperature**
- **• Undervoltage Lockout (UVLO) Feature**
- **• 24-Pin PowerPAD™ TSSOP Package**
- **• Thermal Shutdown Protection**

# **<sup>1</sup>FEATURES DESCRIPTION**

**<sup>23</sup>• Dual Output Voltages for Split-Supply** The TPS703xx family of devices is designed to provide a complete power management solution for TI DSP, processor power, ASIC, FPGA, and digital **• Independent Enable Functions (See Part Number [TPS704xx](http://www.ti.com/lit/pdf/slvs307) for Independent Enabling of** applications where dual output voltage regulators are **Fach Output** required. Easy programmability of the sequencing **Each Output)** function makes this family ideal for any TI DSP **• Output Current Range of 1 A on Regulator 1** application with power sequencing requirements. **Differentiated features, such as accuracy, fast Fast Transient Response by Transient response, SVS supervisory circuit (power-on**)



NC = No internal connection



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# **TPS70345, TPS70348 TPS70351, TPS70358 TPS70302**

Texas **INSTRUMENTS** 

SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**



The TPS703xx family of voltage regulators offers very low dropout voltage and dual outputs with power up sequence control, designed primarily for DSP applications. These devices have low noise output performance without using any added filter bypass capacitors, and are designed to have a fast transient response and be stable with 47  $\mu$ F low ESR capacitors.

These devices have fixed 3.3 V/2.5 V, 3.3 V/1.8 V, 3.3 V/1.5 V, 3.3 V/1.2 V, and adjustable voltage options. Regulator 1 can support up to 1 A, and regulator 2 can support up to 2 A. Separate voltage inputs allow the designer to configure the source power.

Because the PMOS pass element behaves as a low-value resistor, the dropout voltage is very low (typically 160mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 250  $\mu$ A over the full range of output current). This LDO family also features a sleep mode; applying a high signal to EN (enable) shuts down both regulators, reducing the input current to 1  $\mu$ A at T<sub>J</sub> = +25°C.

The device is enabled when the  $\overline{EN}$  pin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the  $V_{\text{SENSE1}}$  and  $V_{\text{SENSE2}}$  pins respectively.

The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open,  $V_{OUT2}$  turns on first and  $V_{OUT1}$  remains off until  $V_{OUT2}$ reaches approximately 83% of its regulated output voltage. At that time  $\rm V_{OUT1}$  is turned on. If  $\rm V_{OUT2}$  is pulled below 83% (that is, in an overload condition) of its regulated voltage,  $V_{\text{OUT1}}$  is turned off. Pulling the SEQ terminal low reverses the power-up order and  $V_{\text{OUT1}}$  is turned on first. The SEQ pin is connected to an internal pull-up current source.

For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).

The PG1 pin reports the voltage condition at  $V_{\text{OUT1}}$ . The PG1 pin can be used to implement an SVS (POR, or power-on reset) for the circuitry supplied by regulator 1.

The TPS703xx features a RESET (SVS, POR, or power-on reset). RESET is an active low, open drain output and requires a pull-up resistor for normal operation. When pulled up, RESET goes to a high impedance state (that is, logic high) after a 120 ms delay when all three of the following conditions are met. First,  $V_{1N1}$  must be above the undervoltage condition. Second, the manual reset (MR) pin must be in a high impedance state. Third,  $V_{\text{OUT2}}$  must be above approximately 95% of its regulated voltage. To monitor  $V_{\text{OUT1}}$ , the PG1 output pin can be connected to MR1 or MR2. RESET can be used to drive power-on reset or a low-battery indicator. If RESET is not used, it can be left floating.

Internal bias voltages are powered by  $V_{\text{IN1}}$  and require 2.7V for full functionality. Each regulator input has an undervoltage lockout circuit that prevents each output from turning on until the respective input reaches 2.5 V.



**www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

<span id="page-2-0"></span>

#### **ORDERING INFORMATION(1)**

(1) For the most current package and ordering information see the Package Option Addendum located at the end of this document, or see the TI web site at [www.ti.com.](http://www.ti.com)

(2) For fixed 1.20V operation, tie FB to OUT.

## **ABSOLUTE MAXIMUM RATINGS(1)**

Over operating free-air temperature range (unless otherwise noted).



(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are tied to network ground.

# **TPS70345, TPS70348 TPS70351, TPS70358 TPS70302**

SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**



### <span id="page-3-0"></span>**DISSIPATION RATINGS**



(1) This parameter is measured with the recommended copper heat sink pattern on a 4-layer PCB, 1 oz. copper on a 4-in by 4-in ground layer. For more information, refer to TI technical brief [SLMA002.](http://www.ti.com/lit/pdf/SLMA002)

# **RECOMMENDED OPERATING CONDITIONS**

Over operating temperature range (unless otherwise noted).



(1) To calculate the minimum input voltage for maximum output current, use the following equation:  $V_{I(min)} = V_{O(max)} + V_{DO(max load)}$ .



# **ELECTRICAL CHARACTERISTICS**

Over recommended operating junction temperature range (T<sub>J</sub> = -40°C to +125°C), V<sub>IN1</sub> or V<sub>IN2</sub> = V<sub>OUTX(nom)</sub> + 1V, I<sub>OUTX</sub> = 1mA,  $\overline{EN}$  = 0V,  $C_{\text{OUT1}}$  = 22 $\mu$ F, and  $C_{\text{OUT2}}$  = 47 $\mu$ F (unless otherwise noted).



(1) Minimum input operating voltage is 2.7 V or  $V_{O(typ)} + 1V$ , whichever is greater. Maximum input voltage = 6V, minimum output current  $= 1$  mA.

(2)  $I<sub>O</sub> = 1$  mA to 1 A for Regulator 1 and 1mA to 2A for Regulator 2.

(3) If V<sub>0</sub> < 1.8 V then V<sub>lmax</sub> = 6 V, V<sub>lmin</sub> = 2.7 V:  
\n
$$
\text{Line regulation (mV)} = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100} \times 1000 \text{ N/m}^2) = (\% / \text{V}) \times \text{V}_0 \frac{(\text{V}_{lmax} - 2.7)}{100}
$$

SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**



# **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating junction temperature range (T<sub>J</sub> = –40°C to +125°C), V<sub>IN1</sub> or V<sub>IN2</sub> = V<sub>OUTX(nom)</sub> + 1V, I<sub>OUTX</sub> = 1mA,  $EN = 0V$ ,  $C_{OUT1} = 22\mu F$ , and  $C_{OUT2} = 47\mu F$  (unless otherwise noted).





# **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating junction temperature range (T<sub>J</sub> = -40°C to +125°C), V<sub>IN1</sub> or V<sub>IN2</sub> = V<sub>OUTX(nom)</sub> + 1V, I<sub>OUTX</sub> = 1mA,  $\overline{EN}$  = 0V,  $C_{\text{OUT1}}$  = 22 $\mu$ F, and  $C_{\text{OUT2}}$  = 47 $\mu$ F (unless otherwise noted).



(4) Input voltage (V<sub>IN1</sub> or V<sub>IN2</sub>) = V<sub>O(typ)</sub> – 100mV. For 1.5 V, 1.8 V and 2.5 V regulators, the dropout voltage is limited by input voltage range. The 3.3 V regulator input is set to 3.2 V to perform this test.

### **TERMINAL FUNCTIONS**



SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**



### **DEVICE INFORMATION**

**Adjustable Voltage Version**



A. For most applications,  $V_{\text{SENSE1}}$  and  $V_{\text{SENSE2}}$  should be externally connected to  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$ , respectively, as close as possible to the device. For other implementations, refer to SENSE terminal connection discussion in the **Application [Information](#page-21-0)** section.



### **www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010

#### **Fixed Voltage Version**



A. For most applications, FB1 and FB2 should be externally connected to resistor dividers as close as possible to the device. For other implementations, refer to FB terminals connection discussion in the **Application [Information](#page-21-0)** section.

# **TPS70345, TPS70348 TPS70351, TPS70358 TPS70302**

SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**







NOTES: A. V<sub>RES</sub> is the minimum input voltage for a valid  $\overline{RESET}$ . The symbol V<sub>RES</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology.

B.  $\rm\,V_{IT}$  trip voltage is typically 5% lower than the output voltage (95%V<sub>0</sub>). V<sub>IT-</sub> to V<sub>IT+</sub> is the hysteresis voltage.



**PG1 Timing Diagram**

- NOTES: A.  $V_{PG1}$  is the minimum input voltage for a valid PG1. The symbol  $V_{PG1}$  is not currently listed within EIA or JEDEC standards for semiconductor symbology.
	- B.  $\rm\,V_{IT}$  trip voltage is typically 5% lower than the output voltage (95%V<sub>0</sub>). V<sub>IT-</sub> to V<sub>IT+</sub> is the hysteresis voltage.



### **Detailed Description**

The TPS703xx low dropout regulator family provides dual regulated output voltages for DSP applications that require a high-performance power management solution. These devices provide fast transient response and high accuracy, while drawing low quiescent current. Programmable sequencing provides a power solution for DSPs without any external component requirements. This reduces the component cost and board space while increasing total system reliability. The TPS703xx family has an enable feature that puts the device into sleep mode, reducing the input current to 1  $\mu$ A. Other features are the integrated SVS (power-on reset, RESET) and power good (PG1). These differential features monitor output voltages and provide logic output to the system, and provide a complete DSP power solution.

The TPS703xx, unlike many other LDOs, features very low quiescent current that remains virtually constant even with varying loads. Conventional LDO regulators use a PNP pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). The TPS703xx uses a PMOS transistor to pass current. Because the gate of the PMOS is voltage driven, operating current is low and stable over the full load range.

# **Pin Functions**

### **Enable (EN)**

The EN terminal is an input that enables or shuts down the device. If EN is at a logic high signal, the device is in shutdown mode. When EN goes to voltage low, then the device is enabled.

### **Sequence (SEQ)**

The SEQ terminal is an input that programs the output voltage ( $V<sub>OUT1</sub>$  or  $V<sub>OUT2</sub>$ ) that turns on first. When the device is enabled and the SEQ terminal is pulled high or left open,  $V_{OUT2}$  turns on first and  $V_{OUT1}$  remains off until  $V_{\text{OUT2}}$  reaches approximately 83% of its regulated output voltage. If  $V_{\text{OUT2}}$  is pulled below 83% (that is, goes to an overload)  $V_{\text{OUT1}}$  is turned off. This terminal has a 6  $\mu$ A pull-up current to  $V_{\text{INI}}$ .

Pulling the SEQ terminal low reverses the power-up order and  $V_{\text{OUT1}}$  turns on first. For detailed timing diagrams, see [Figure](#page-21-1) 33 through [Figure](#page-27-0) 39.

#### **Power-Good (PG1)**

The PG1 terminal is an open drain, active high output terminal that indicates the status of the  $V_{\text{OUT1}}$  regulator. When  $V_{\text{OUT1}}$  reaches 95% of its regulated voltage, PG1 goes to a high impedance state. PG1 goes to a low impedance state when  $V_{\text{OUT1}}$  is pulled below 95% (that is, goes to an overload condition) of its regulated voltage. The open drain output of the PG1 terminal requires a pull-up resistor.

### **Manual Reset Pins (MR1 and MR2)**

MR1 and MR2 are active low input terminals used to trigger a reset condition. When either MR1 or MR2 is pulled to logic low, a POR (RESET) occurs. These terminals have a  $6\mu A$  pull-up current to  $V_{N1}$ . It is recommended that these pins be pulled high to  $V_{IN}$  when they are not used..

### **Sense (VSENSE1 and VSENSE2)**

The sense terminals of fixed-output options must be connected to the regulator output, and the connection should be as short as possible. Internally, the sense terminals connect to high-impedance wide-bandwidth amplifiers through resistor-divider networks and noise pickup feeds through to the regulator output. It is essential to route the sense connections in such a way to minimize or avoid noise pickup. Adding RC networks between the  $V_{\text{SENSE}}$  terminals and  $V_{\text{OUT}}$  terminals to filter noise is not recommended because these networks can cause the regulators to oscillate.



#### **FB1 and FB2**

FB1 and FB2 are input terminals used for adjustable-output devices and must be connected to the external feedback resistor divider. FB1 and FB2 connections should be as short as possible. It is essential to route them in such a way as to minimize or avoid noise pickup. Adding RC networks between the FB terminals and the  $V_{\text{OUT}}$ terminals to filter noise is not recommended because these networks can cause the regulators to oscillate.

#### **RESET Indicator**

RESET is an active low, open drain output that requires a pull-up resistor for normal operation. When pulled up, RESET goes to a high impedance state (that is, logic high) after a 120 ms delay when all three of the following conditions are met. First,  $V_{IN1}$  must be above the undervoltage condition. Second, the manual reset ( $\overline{MR}$ ) pin must be in a high impedance state. Third, V<sub>OUT2</sub> must <u>be ab</u>ov<u>e ap</u>proximately 95% of its regulated voltage. To monitor  $V_{\text{OUT1}}$ , the PG1 output pin can be connected to MR1 or MR2.

#### $V_{IN1}$  and  $V_{IN2}$

 $V_{IN1}$  and  $V_{IN2}$  are inputs to each regulator. **Internal bias voltages are powered by**  $V_{IN1}$ **.** 

#### **VOUT1 and VOUT2**

 $V<sub>OUT1</sub>$  and  $V<sub>OUT2</sub>$  are output terminals of each regulator.



**TPS70345, TPS70348 TPS70351, TPS70358 TPS70302 www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010

# **TYPICAL CHARACTERISTICS**

#### **Table of Graphs**



<span id="page-12-0"></span>

<span id="page-13-1"></span>**3.234**

**3.254**



<span id="page-13-0"></span>**3.274 3.294 3.314 3.334**  $3.354$   $\begin{array}{|c|c|} \hline \text{V}}\text{IN1} = 4.3 \text{ V} \end{array}$ **VOUT1 IO = 1 A IO = 1 mA Output Voltage V**-**VO** -**1.794 1.804 1.814 V**- **1.824 1.834 Output Voltage** SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com TYPICAL CHARACTERISTICS (continued) OUTPUT VOLTAGE OUTPUT VOLTAGE**



**vs**





**TPS70345, TPS70348 TPS70351, TPS70358 TPS70302 www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010

<span id="page-14-1"></span><span id="page-14-0"></span>



SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**

<span id="page-15-1"></span><span id="page-15-0"></span>

<span id="page-16-0"></span>

<span id="page-16-1"></span>



**www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010

# **TYPICAL CHARACTERISTICS (continued)**



<span id="page-17-1"></span><span id="page-17-0"></span>



<span id="page-18-1"></span><span id="page-18-0"></span>

# **TPS70345, TPS70348 TPS70351, TPS70358 TPS70302**

Texas **INSTRUMENTS** 

<span id="page-19-0"></span>

**Figure 28. Test Circuit for Typical Regions of Stability**



<span id="page-20-1"></span><span id="page-20-0"></span>

**Figure 31. Figure 32.**

 $<sup>(1)</sup>$  Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any</sup> series resistance added externally, and PWB trace resistance to  $C_0$ .



# **THERMAL INFORMATION**

## <span id="page-21-0"></span>**Thermally-Enhanced TSSOP-24 (PWP— PowerPAD™)**

The thermally-enhanced PWP package is based on the 24-pin TSSOP, but includes a thermal pad [see [Figure](#page-21-1) 33(c)] to provide an effective thermal contact between the IC and the printed wiring board (PWB).

Traditionally, surface mount and power have been mutually exclusive terms. A variety of scaled-down TO220-type packages have leads formed as gull wings to make them applicable for surface-mount applications. These packages, however, suffer from several shortcomings: they do not address the very low profile requirements (<2 mm) of many of today's advanced systems, and they do not offer a pin-count high enough to accommodate increasing integration. On the other hand, traditional low-power surface-mount packages require power-dissipation derating that severely limits the usable range of many high-performance analog circuits.

The PWP package (thermally-enhanced TSSOP) combines fine-pitch surface-mount technology with thermal performance comparable to much larger power packages.

The PWP package is designed to optimize the heat transfer to the PWB. Because of the very small size and limited mass of a TSSOP package, thermal enhancement is achieved by improving the thermal conduction paths that remove heat from the component. The thermal pad is formed using a lead-frame design (patent pending) and manufacturing technique to provide the user with direct connection to the heat-generating IC. When this pad is soldered or otherwise coupled to an external heat dissipator, high power dissipation in the ultrathin, fine-pitch, surface-mount package can be reliably achieved.



**Bottom View (c)**

**Figure 33. Views of Thermally-Enhanced PWP Package**

<span id="page-21-1"></span>Because the conduction path has been enhanced, power-dissipation capability is determined by the thermal considerations in the PWB design. For example, simply adding a localized copper plane (heat-sink surface), which is coupled to the thermal pad, enables the PWP package to dissipate 2.5 W in free air (reference [Figure](#page-23-0)  $35(a)$ , 8 cm<sup>2</sup> of copper heat sink and natural convection). Increasing the heat-sink size increases the power dissipation range for the component. The power dissipation limit can be further improved by adding airflow to a PWB/IC assembly (see [Figure](#page-23-0) 34 and Figure 35). The line drawn at 0.3 cm<sup>2</sup> in Figure 34 and Figure 35 indicates performance at the minimum recommended heat-sink size, illustrated in [Figure](#page-24-0) 36.



The thermal pad is directly connected to the substrate of the IC, which for the TPS703xx series is a secondary electrical connection to device ground. The heat-sink surface that is added to the PWP can be a ground plane or left electrically isolated. In TO220-type surface-mount packages, the thermal connection is also the primary electrical connection for a given terminal which is not always ground. The PWP package provides up to 24 independent leads that can be used as inputs and outputs (**Note:** leads 1, 12, 13, and 24 are internally connected to the thermal pad and the IC substrate).



<span id="page-22-0"></span>**Figure 34.**

# **TPS70345, TPS70348 TPS70351, TPS70358 TPS70302**

**1**

**3**

**3.5**

**2.5**

**2**

**1.5**

**P**<sub>D</sub> – Power Dissipation Limit – W P<sub>D</sub> - Power Dissipation Limit - W

**0.5**

**0**

 $T_A = 25^\circ C$ 

**300 ft/min**

**(a)**

<span id="page-23-0"></span>









[Figure](#page-24-0) 36 is an example of a thermally-enhanced PWB layout for use with the new PWP package. This board configuration was used in the thermal experiments that generated the power ratings shown in [Figure](#page-22-0) 34 and [Figure](#page-23-0) 35. As discussed earlier, copper has been added on the PWB to conduct heat away from the device.  $R_{0,IA}$ for this assembly is illustrated in [Figure](#page-22-0) 34 as a function of heat-sink area. A family of curves is included to illustrate the effect of airflow introduced into the system.





**Figure 36. PWB Layout (Including Copper Heatsink Area) for Thermally-Enhanced PWP Package**

<span id="page-24-0"></span>From [Figure](#page-22-0) 34,  $R_{\theta,JA}$  for a PWB assembly can be determined and used to calculate the maximum power-dissipation limit for the component/PWB assembly, with the equation:

$$
P_{D(max)}=\ \frac{T_{Jmax}-T_A}{R_{\theta J A(system)}}
$$

where:

 $T_{Jmax}$  is the maximum specified junction temperature (+150°C absolute maximum limit, +125°C recommended operating limit) and  $T_A$  is the ambient temperature. (1)  $(1)$ 

 $P_{D(max)}$  should then be applied to the internal power dissipated by the TPS703xx regulator. The equation for calculating total internal power dissipation of the TPS703xx is:

$$
P_{D(\text{total})} = \left(V_{\text{IN1}} - V_{\text{OUT1}}\right) \times I_{\text{OUT1}} + V_{\text{IN1}} \times \frac{I_{\text{Q}}}{2} + \left(V_{\text{IN2}} - V_{\text{OUT2}}\right) \times I_{\text{OUT2}} + V_{\text{IN2}} \times \frac{I_{\text{Q}}}{2}
$$
\n(2)

Since the quiescent current of the TPS703xx is very low, the second term is negligible, further simplifying the equation to:

$$
P_{D(\text{total})} = (V_{\text{IN1}} - V_{\text{OUT1}}) \times I_{\text{OUT1}} + (V_{\text{IN2}} - V_{\text{OUT2}}) \times I_{\text{OUT2}} \tag{3}
$$

For the case where  $T_A$  = +55°C, airflow = 200 ft/min, copper heat-sink area = 4 cm<sup>2</sup>, the maximum power-dissipation limit can be calculated. First, from [Figure](#page-22-0) 34, we find the system  $R_{\theta JA}$  is +50°C/W; therefore, the maximum power-dissipation limit is:

$$
P_{D(max)} = \frac{T_{Jmax} - T_A}{R_{0.A(system)}} = \frac{+125°C - 55°C}{+50°C/W} = 1.4 W
$$
\n(4)

If the system implements a TPS703xx regulator, where V<sub>IN1</sub> = 5.0V, V<sub>IN2</sub> = 2.8 V, I<sub>OUT1</sub> = 500 mA, and I<sub>OUT2</sub> = 800 mA, the internal power dissipation is:

$$
P_{D(\text{total})} = (V_{IN1} - V_{OUT1}) \times I_{OUT1} + (V_{IN2} - V_{OUT2}) \times I_{OUT2}
$$
  
= (5.0 - 3.3) × 0.5 + (2.8 - 1.8) × 0.8 = 1.65 W (5)



Comparing P<sub>D(total)</sub> with P<sub>D(max)</sub> reveals that the power dissipation in this example does not exceed the calculated limit. When it does, one of two corrective actions should be made: raising the power-dissipation limit by increasing the airflow or the heat-sink area, or lowering the internal power dissipation of the regulator by reducing the input voltage or the load current. In either case, the above calculations should be repeated with the new system parameters. This parameter is measured with the recommended copper heat sink pattern on a 4-layer PWB, 2 oz. copper traces on 4-in  $\times$  4-in ground layer. Simultaneous and continuous operation of both regulator outputs at full load may exceed the power dissipation rating of the PWP package.

### **Mounting Information**

The primary requirement is to complete the thermal contact between the thermal pad and the PWB metal. The thermal pad is a solderable surface and is fully intended to be soldered at the time the component is mounted. Although voiding in the thermal-pad solder-connection is not desirable, up to 50% voiding is acceptable. The data included in [Figure](#page-22-0) 34 and [Figure](#page-24-0) 36 are for soldered connections with voiding between 20% and 50%. The thermal analysis shows no significant difference resulting from the variation in voiding percentage.

[Figure](#page-25-0) 37 shows the solder-mask land pattern for the PWP package. The minimum recommended heat-sink area is also illustrated. This is simply a copper plane under the body extent of the package, including metal routed under terminals 1, 12, 13, and 24.



<span id="page-25-0"></span>**Figure 37. PWP Package Land Pattern**



**TPS70345, TPS70348 TPS70351, TPS70358 TPS70302 www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010

## **APPLICATION INFORMATION**

This section provides a number of timing diagrams<br>showing how this device functions in different<br>configurations.<br>configurations.

#### **Application conditions not shown in block diagram:**

 $V_{1N1}$  and  $V_{1N2}$  are tied to the same fixed input voltage greater than  $V_{UVLO}$ ; SEQ is tied to logic low; PG1 is tied to MR2; MR1 is not used and is connected to  $V_{IN}$ .

#### **Explanation of timing diagrams:**

EN is initially high; therefore, both regulators are off and PG1 and RESET are at logic low. With SEQ at logic low, when EN is taken to logic low,  $V_{\text{OUT1}}$  turns on.  $V_{\text{OUT2}}$  turns on after  $V_{\text{OUT1}}$ reaches 83% of its regulated output voltage. When  $V_{\text{OUT1}}$  reaches  $95\%$  of its regulated output voltage, PG1 (tied to MR2) goes to logic high. When both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  reach 95% of their respective regulated output voltages and both

 $\overline{\text{MR1}}$  and  $\overline{\text{MR2}}$  (tied to PG1) are at logic high, **Sequencing Timing Diagrams**<br> **RESET** is pulled to logic high after a 120 ms<br> **RESET** is pulled to logic high after a 120 ms





NOTE A:  $t_1$ : Time at which both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  are greater than the PG thresholds and  $\overline{\text{MRI}}$  is logic high.

**Figure 38. Timing When SEQ = Low**

# **TPS70345, TPS70348 TPS70351, TPS70358 TPS70302**

SLVS285H –AUGUST 2000–REVISED APRIL 2010 **www.ti.com**

## **Application conditions not shown in block diagram:**

 $V_{1N1}$  and  $V_{1N2}$  are tied to the same fixed input voltage greater than  $V_{UVLO}$ ; SEQ is tied to logic high; PG1 is tied to MR2; MR1 is not used and is connected to  $V_{IN}$ .

# **Explanation of timing diagrams:**

EN is initially high; therefore, both regulators are off and PG1 and RESET are at logic low. With SEQ at logic high, when  $\overline{EN}$  is taken to logic low,  $V<sub>OUT2</sub>$  turns on.  $V<sub>OUT1</sub>$  turns on after  $V<sub>OUT2</sub>$ reaches 83% of its regulated output voltage. When  $V_{\text{OUT1}}$  reaches 95% of its regulated output voltage, PG1 (tied to MR2) goes to logic high. When both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  reach 95% of their respective regulated output voltages and both MR1 and MR2 (tied to PG1) are at logic high, RESET is pulled to logic high after a 120 ms delay. When  $\overline{EN}$  returns to logic high, both devices turn off and both PG1 (tied to MR2) and RESET return to logic low.





<span id="page-27-0"></span>NOTE A:  $t_1$ : Time at which both V<sub>OUT1</sub> and V<sub>OUT2</sub> are greater than the PG thresholds and  $\overline{MR1}$  is logic high.

**Figure 39. Timing When SEQ = High**





#### **Application conditions not shown in block diagram:**

 $V_{1N1}$  and  $V_{1N2}$  are tied to the same fixed input voltage greater than  $V_{UVLO}$ ; SEQ is tied to logic high;  $PG1$  is tied to  $\overline{MR2}$ ;  $\overline{MR1}$  is initially at logic high but is eventually toggled.

#### **Explanation of timing diagrams:**

EN is initially high; therefore, both regulators are off and PG1 and RESET are at logic low. With SEQ at logic high, when EN is taken low,  $V_{\text{OUT2}}$ turns on.  $V_{\text{OUT1}}$  turns on after  $V_{\text{OUT2}}$  reaches 83% of its regulated output voltage. When  $V<sub>OUT1</sub>$ reaches 95% of its regulated output voltage, PG1 (tied to MR2) goes to logic high. When both  $V<sub>OUT1</sub>$  and  $V<sub>OUT2</sub>$  reach 95% of their respective regulated output voltages and both MR1 and MR2 (tied to PG1) are at logic high, RESET is pulled to logic high after a 120 ms delay. When MR1 is taken low, RESET returns to logic low but the outputs remain in regulation. When MR1 returns to logic high, because both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  remain above 95% of their respective regulated output voltages and MR2 (tied to PG1) remains at logic high, RESET is pulled to logic high after a 120 ms delay.

**www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010





NOTE A:  $t_1$ : Time at which both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  are greater than the PG thresholds and  $\overline{\text{MRI}}$  is logic high.

**Figure 40. Timing When MR1 is Toggled**

#### **Application conditions not shown in block diagram:**

 $V_{1N1}$  and  $V_{1N2}$  are tied to the same fixed input voltage greater than  $V_{UVLO}$ ; SEQ is tied to logic high; PG1 is tied to MR2; MR1 is not used and is connected to  $V_{IN}$ .

### **Explanation of timing diagrams:**

EN is initially high; therefore, both regulators are off and PG1 and RESET are at logic low. With SEQ at logic high, when EN is taken low,  $V_{\text{OUT2}}$ turns on.  $V_{\text{OUT1}}$  turns on after  $V_{\text{OUT2}}$  reaches 83% of its regulated output voltage. When  $V_{\text{OUT1}}$ reaches 95% of its regulated output voltage, PG1 (tied to MR2) goes to logic high. When both  $V<sub>OUT1</sub>$  and  $V<sub>OUT2</sub>$  reach 95% of their respective regulated output voltages and both MR1 and MR2 (tied to PG1) are at logic high, RESET is pulled to logic high after a 120 ms delay. When a fault on  $V_{\text{OUT1}}$  causes it to fall below 95% of its regulated output voltage, PG1 (tied to MR2) goes to logic low.





NOTE A:  $t_1$ : Time at which both V<sub>OUT1</sub> and V<sub>OUT2</sub> are greater than the PG thresholds and  $\overline{MRT}$  is logic high.

**Figure 41. Timing When a Fault Occurs on V<sub>OUT1</sub>** 





#### **Application conditions not shown in block diagram:**

 $V_{1N1}$  and  $V_{1N2}$  are tied to the same fixed input voltage greater than  $V_{UVLO}$ ; SEQ is tied to logic high; PG1 is tied to MR2; MR1 is not used and is connected to  $V_{IN}$ .

#### **Explanation of timing diagrams:**

 $\overline{EN}$  is initially high; therefore, both regulators are off and PG1 and RESET are at logic low. With SEQ at logic high, when  $\overline{EN}$  is taken low,  $V_{\text{OUT2}}$ turns on.  $V_{\text{OUT1}}$  turns on after  $V_{\text{OUT2}}$ reaches 83% of its regulated output voltage. When  $V_{\text{OUT1}}$  reaches 95% of its regulated output voltage, PG1 (tied to MR2) goes to logic high. When both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  reach 95% of their respective regulated output voltages and both MR1 and MR2 (tied to PG1) are at logic high, RESET is pulled to logic high after a 120 ms delay. When a fault on  $V_{\text{OUT2}}$  causes it to fall below 95% of its regulated output voltage, RESET returns to logic low and  $V_{\text{OUT1}}$  begins to power down because SEQ is high. When  $V<sub>OUT1</sub>$ falls below 95% of its regulated output voltage, PG1 (tied to MR2) returns to logic low.

**www.ti.com** SLVS285H –AUGUST 2000–REVISED APRIL 2010





NOTE A:  $t_1$ : Time at which both  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  are greater than the PG thresholds and  $\overline{\text{MRI}}$  is logic high.

**Figure 42. Timing When a Fault Occurs on V<sub>OUT2</sub>** 



# **APPLICATION INFORMATION**

## **Split Voltage DSP Application**

[Figure](#page-31-0) 43 shows a typical application where the TPS70351 is powering up a DSP. In this application, by grounding the SEQ pin,  $V_{\text{OUT1}}$  (I/O) powers up first, and then  $V_{\text{OUT2}}$  (core).



<span id="page-31-0"></span>NOTE A:  $t_1$ : Time at which both V<sub>OUT1</sub> and V<sub>OUT2</sub> are greater than the PG thresholds and  $\overline{MRT}$  is logic high.

**Figure 43. Application Timing Diagram (SEQ = Low)**



[Figure](#page-32-0) 44 shows a typical application where the TPS70351 is powering up a DSP. In this application, by pulling up the SEQ pin,  $V_{\text{OUT2}}$  (core) powers up first, and then  $V_{\text{OUT1}}$  (I/O).



<span id="page-32-0"></span>NOTE A:  $t_1$ : Time at which both V<sub>OUT1</sub> and V<sub>OUT2</sub> are greater than the PG thresholds and MR1 is logic high.

**Figure 44. Application Timing Diagram (SEQ = High)**

**(see Note A)**



### **Input Capacitor**

For a typical application, a ceramic input bypass capacitor (0.22  $\mu$ F to 1  $\mu$ F) is recommended to ensure device stability. This capacitor should be as close as possible to the input pin. Because of the impedance of the input supply, large transient currents cause the input voltage to droop. If this droop causes the input voltage to drop below the UVLO threshold, the device turns off. Therefore, it is recommended that a larger capacitor be placed in parallel with the ceramic bypass capacitor at the regulator input. The size of this capacitor depends on the output current, response time of the main power supply, and the main power supply distance to the regulator. At a minimum, the capacitor should be sized to ensure that the input voltage does not drop below the minimum UVLO threshold voltage during normal operating conditions.

### **Output Capacitor**

As with most LDO regulators, the TPS703xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value for  $V_{\text{OUT1}}$  is 22 µF and the ESR (equivalent series resistance) must be between 50 m $\Omega$  and 800 m $\Omega$ . The minimum recommended capacitance value for V<sub>OUT2</sub> is 47μF and the ESR must be between 50 mΩ and 2 Ω. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Larger capacitors provide a wider range of stability and better load transient response. [Table](#page-33-0) 1 gives a partial listing of surface-mount capacitors suitable for use with the TPS703xx for fast transient response applications.

<span id="page-33-0"></span>This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for user applications. When necessary to achieve low height requirements along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet the guidelines above.

| <b>VALUE</b> | <b>MANUFACTURER</b> | <b>MFR PART NO.</b> |
|--------------|---------------------|---------------------|
| 680 µF       | Kemet               | T510X6871004AS      |
| 470 µF       | Sanyo               | 4TPB470M            |
| 150 µF       | Sanyo               | 4TPC150M            |
| $220 \mu F$  | Sanyo               | 2R5TPC220M          |
| $100 \mu F$  | Sanyo               | 6TPC100M            |
| $68 \mu F$   | Sanyo               | 10TPC68M            |
| $68 \mu F$   | Kemet               | T495D6861006AS      |
| $47 \mu F$   | Kemet               | T495D4761010AS      |
| $33 \mu F$   | Kemet               | T495C3361016AS      |
| $22 \mu F$   | Kemet               | T495C2261010AS      |

**Table 1. Partial Listing of TPS703xx-Compatible Surface-Mount Capacitors**



### **Programming the TPS70302 Adjustable LDO Regulator**

The output voltage of the TPS70302 adjustable regulators is programmed using external resistor dividers as shown in [Figure](#page-34-0) 45.

Resistors R1 and R2 should be chosen for approximately a 50  $\mu$ A divider current. Lower value resistors can be used, but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at the sense terminal increase the output voltage error. The recommended design procedure is to choose R2 = 30.1 kΩ to set the divider current at approximately 50  $\mu$ A, and then calculate R1 using [Equation](#page-34-1) 6:

<span id="page-34-1"></span>
$$
R1 = \left(\frac{V_{\text{OUT}}}{V_{\text{REF}}} - 1\right) \times R2
$$

where:

 $V_{REF}$  = 1.224 V typ (the internal reference voltage)







**Figure 45. TPS70302 Adjustable LDO Regulator Programming**

#### <span id="page-34-0"></span>**Regulator Protection**

Both TPS703xx PMOS-pass transistors have built-in back diodes that conduct reverse currents when the input voltage drops below the output voltage (for example, during power-down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS703xx also features internal current limiting and thermal protection. During normal operation, the TPS703xx regulator 1 limits output current to approximately 1.75 A (typ) and regulator 2 limits output current to approximately 3.8 A (typ). When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds +150°C (typ), thermal-protection circuitry shuts it down. Once the device has cooled below +130°C (typ), regulator operation resumes.

(6)

Texas INSTRUMENTS

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.





# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq$  1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

**TEXAS NSTRUMENTS** 

www.ti.com 5-Jan-2022

# **TAPE AND REEL INFORMATION**





# **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**







www.ti.com 5-Jan-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal





www.ti.com 5-Jan-2022

# **TUBE**







# **GENERIC PACKAGE VIEW**

# **PWP 24 PWP 24 PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height**

**4.4 x 7.6, 0.65 mm pitch** PLASTIC SMALL OUTLINE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PWP (R-PDSO-G24)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. В.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
	-
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding<br>recommended board layout. This document is available at www.ti.com <http://www.ti.com>.<br>E. See the additional figure in the Pro E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>TM</sup> SMALL PLASTIC OUTLINE  $PWP$   $(R - PDSO - G24)$

#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed<br>circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached<br>directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating<br>abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments





NOTES:

A.

- All linear dimensions are in millimeters. This drawing is subject to change without notice. **B.**
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PWP (R-PDSO-G24)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- This drawing is subject to change without notice. В.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
	-
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding<br>recommended board layout. This document is available at www.ti.com <http://www.ti.com>.<br>E. See the additional figure in the Pro E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### PowerPAD<sup>TM</sup> SMALL PLASTIC OUTLINE  $PWP$   $(R - PDSO - G24)$

#### THERMAL INFORMATION

This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed<br>circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached<br>directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating<br>abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



 $\sqrt{B}$ . Exposed tie strap features may not be present.

PowerPAD is a trademark of Texas Instruments



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated