











TPS7H3301-SP SLVSCJ5B - DECEMBER 2015 - REVISED JUNE 2020

# TPS7H3301-SP Sink and Source Radiation-Hardened 3-A DDR Termination Regulator With Built-In VTTREF Buffer

#### **Features**

- 5962R14228<sup>(1)</sup>:
  - Radiation hardness assurance (RHA) qualified to total ionizing dose (TID) 100 krad(Si)
  - Single event latch-up (SEL), single event gate rupture (SEGR), single event burnout (SEB) immune to LET =  $70 \text{ MeV-cm}^2/\text{mg}^{(2)}$
  - Single event transient (SET), single event functional interrupt (SEFI), and single event upset (SEU) characterized to 70 MeVcm<sup>2</sup>/mg<sup>(2)</sup>
- Supports DDR, DDR2, DDR3, DDR3L, and DDR4 termination applications
- Input voltage: supports a 2.5-V and 3.3-V rail<sup>(3)</sup>
- Separate low-voltage input (VLDOIN) down to 0.9 V for improved power efficiency<sup>(3)</sup>
- 3-A sink and source termination regulator includes droop compensation
- Enable input and power-good output for power supply sequencing
- VTT termination regulator
  - Output voltage range: 0.5 to 1.75 V
  - 3-A sink and source current
- Integrated precision voltage divider network with sense input
- Remote sensing (VTTSNS)
- VTTREF buffered reference
  - ±15-mV accuracy
  - ±10-mA sink and source current
- Undervoltage lockout (UVLO) and overcurrent limit (OCL) functionality integrated

# 2 Applications

- Command and data handling (C&DH)
- Optical imaging payload
- Radar imaging payload

### 3 Description

The TPS7H3301-SP is a TID and SEE radiationhardened double data rate (DDR) 3-A termination regulator with built-in VTTREF buffer. The regulator is specifically designed to provide a complete, compact, low-noise solution for space DDR termination applications such as single board computers, solid state recorders, and payload processing.

The TPS7H3301-SP supports DDR VTT termination applications using DDR, DDR2, DDR3, DDR4. The fast transient response of the TPS7H3301-SP VTT regulator allows for a very stable supply during read/write conditions. During transients, the fast tracking feature of the VTTREF supply minimizes any voltage offset between VTT/Vo and VTTREF. To enable simple power sequencing, both an enable input and a power-good output (PGOOD) have been integrated into the TPS7H3301-SP. The PGOOD output is open-drain so it can be tied to multiple open-drain outputs to monitor when all supplies have come into regulation. The enable signal can also be used to discharge VTT/Vo during suspend to RAM (S3) power down mode.

#### Device Information<sup>(1)</sup>

| PART NUMBER       | GRADE                                | PACKAGE                       |
|-------------------|--------------------------------------|-------------------------------|
| 5962R1422801VXC   | Flight Grade RHA<br>100 krad(Si)     | 16-Pin CFP                    |
| 5962-1422801VXC   | Flight Grade QMLV                    | 9.60 mm × 11.00 mm            |
| TPS7H3301HKR/EM   | Engineering<br>Module <sup>(4)</sup> | Weight: 1.55 g <sup>(5)</sup> |
| TPS7H3301EVM-CVAL | Ceramic Evaluation<br>Board          | EVM                           |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) See Radiation Report for details.
- (3) Applicable to DDR2, DDR3, DDR3L and DDR4. For DDR, input voltage = 3.3-V nominal.  $V_{\text{IN}}$  is 2.95 to 3.5 V for DDR1  $V_{TT}/V_{O}$ all  $V_{LDOIN}$ for For DDR2 3-A load condition,  $V_{\text{IN}}$  is 2.45 to 3.5 V.  $V_{IN}$  headroom:  $V_{IN\_MIN} \ge V_{TT}/V_O + 1.5 V$ .
- (4) These units are intended for engineering evaluation only. They are processed to a noncompliant flow (that is, no burnin, and so forth) and are tested to a temperature rating of 25°C only. These units are not suitable for qualification, production, radiation testing or flight use. Parts are not warranted for performance over the full MIL specified temperature range of -55°C to 125°C or operating life.
- (5) Weight is accurate to ±10%.

# Standard DDR Application





# **Table of Contents**

| 1 | Features 1                           | 8   | Application and Implementation                    | 14      |
|---|--------------------------------------|-----|---------------------------------------------------|---------|
| 2 | Applications 1                       |     | 8.1 Application Information                       | 14      |
| 3 | Description 1                        |     | 8.2 Typical Application                           | 14      |
| 4 | Revision History 2                   | 9 I | Power Supply Recommendations                      | 22      |
| 5 | Pin Configuration and Functions 4    | 10  | Layout                                            | 23      |
| 6 | Specifications5                      |     | 10.1 Layout Guidelines                            | 23      |
| • | 6.1 Absolute Maximum Ratings         |     | 10.2 Layout Example                               | 23      |
|   | 6.2 ESD Ratings                      |     | 10.3 Thermal Considerations                       | 24      |
|   | 6.3 Recommended Operating Conditions | 11  | Device and Documentation Support                  | 25      |
|   | 6.4 Thermal Information              |     | 11.1 Device Support                               | 25      |
|   | 6.5 Electrical Characteristics       |     | 11.2 Documentation Support                        | 25      |
|   | 6.6 Typical Characteristics 8        |     | 11.3 Receiving Notification of Documentation Upda | ates 25 |
| 7 | Detailed Description 11              |     | 11.4 Support Resources                            | 25      |
|   | 7.1 Overview                         |     | 11.5 Trademarks                                   | 25      |
|   | 7.2 Functional Block Diagram         |     | 11.6 Electrostatic Discharge Caution              | 25      |
|   | 7.3 Feature Description              |     | 11.7 Glossary                                     | 25      |
|   | 7.4 Device Functional Modes          |     | Mechanical, Packaging, and Orderable Information  | 25      |

# 4 Revision History

| C | Changes from Revision A (June 2016) to Revision B                                                    | Page |
|---|------------------------------------------------------------------------------------------------------|------|
| • | Changed DLA drawing number                                                                           |      |
| • | Changed radiation performance feature summary                                                        |      |
| • | Changed feature description for supported DDR termination applications                               |      |
| • | Changed VTTREF accuracy feature                                                                      |      |
| • | Changed description of supported DDR applications                                                    |      |
| • | Added package weight to Device Information table                                                     |      |
| • | Changed pin name references throughout document to be consistent                                     |      |
| • | Added additional thermal metrics                                                                     | !    |
| • | Added clarification of T <sub>J</sub> temperature range in <i>Electrical Characteristics</i> table   |      |
| • | Changed ambiguous tolerance specification for VTT/V <sub>O</sub> to explicitly specify min/max range | 6    |
| • | Changed UVLO threshold hysteresis to own table entry                                                 |      |
| • | Changed naming on VTTREF plots for consistency                                                       |      |
| • | Added ceramic to capacitor description to meet stability requirements                                | 13   |
| • | Added correct cross reference for output current limit                                               | 13   |
| • | Changed wording for clarity for V <sub>IN</sub> /VDD                                                 | 1!   |
| • | Changed comment to reflect total ESR                                                                 | 1    |
| • | JEDEC specification references                                                                       | 19   |
| • | Changed to improved transient plot and description                                                   | 20   |
| • | Added or smaller for layout thermal via size                                                         | 23   |
| • | Changed to improved recommended layout diagram.                                                      | 23   |
| • | Changed wording to clarify power dissipation description                                             | 24   |



| CI | hanges from Original (December 2015) to Revision A                                                        | Page |
|----|-----------------------------------------------------------------------------------------------------------|------|
| •  | Changed title of data sheet                                                                               | 1    |
| •  | Added new RHA device features                                                                             | 1    |
| •  | Deleted soft start feature statement                                                                      | 1    |
| •  | Deleted built-in VREF statement                                                                           | 1    |
| •  | Deleted misplaced pin function                                                                            | 4    |
| •  | Changed absolute maximum rating for EN pin to 3.6 V                                                       | 5    |
| •  | Deleted specification for PG pin sink current                                                             | 5    |
| •  | Deleted specification for peak output current                                                             | 5    |
| •  | Deleted unnecessary graphs from the <i>Typical Characteristics</i> section                                | 8    |
| •  | Changed typo for VTTREF disabling lower threshold from 0.375 to 0.76 V                                    | 12   |
| •  | Edited content to reflect there is no built-in soft start and added details regarding tracking at startup | 16   |
|    |                                                                                                           |      |



# 5 Pin Configuration and Functions



### **Pin Functions**

| PIN                 |          | 1/0 | DESCRIPTION                                                                                                       |  |  |
|---------------------|----------|-----|-------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                | IAME NO. |     | DESCRIPTION                                                                                                       |  |  |
| VTTREF              | 1        | 0   | Reference output. Connect to GND through 0.1-µF ceramic capacitor.                                                |  |  |
| VDDQSNS             | 2        | I   | VDDQ sense input. Reference input for VTTREF.                                                                     |  |  |
|                     | 3        |     |                                                                                                                   |  |  |
| VLDOIN              | 4        | I   | Supply voltage for the LDO. Connect to VDDQ voltage or an alternate voltage source.                               |  |  |
|                     | 5        |     |                                                                                                                   |  |  |
|                     | 6        |     |                                                                                                                   |  |  |
| PGND                | 7        | _   | Power ground. Connect output for the VTT/V <sub>O</sub> LDO to negative pin of the output capacitor.              |  |  |
|                     | 8        |     |                                                                                                                   |  |  |
| EN                  | 9        | ı   | Enable pin. Driving this pin to logic high enables the device; driving this pin to logic low disables the device. |  |  |
| VDD/V <sub>IN</sub> | 10       | ı   | 2.5- or 3.3-V power supply. A ceramic decoupling capacitor with a value between 1 and 10 μF is required.          |  |  |
| PGOOD               | 11       | 0   | PGOOD output pin. PGOOD pin is an open drain output to indicate the output voltage is within specification.       |  |  |
|                     | 12       |     |                                                                                                                   |  |  |
| VTT/V <sub>O</sub>  | 13       | 0   | Power output for VTT/V <sub>O</sub> LDO.                                                                          |  |  |
|                     | 14       |     |                                                                                                                   |  |  |
| AGND                | 15       | _   | Signal ground. Connect to negative pin of output capacitors. (1)                                                  |  |  |
| VTTSNS              | 16       | ı   | Voltage sense for VTT/V <sub>O</sub> . Connect to positive pin of the output capacitor or the load.               |  |  |

(1) Thermal pad and package lid are internally connected to ground.

Submit Documentation Feedback

Copyright © 2015–2020, Texas Instruments Incorporated



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating temperature, unless otherwise noted<sup>(1)</sup>

|                  |                                |                                               | MIN         | MAX | UNIT |
|------------------|--------------------------------|-----------------------------------------------|-------------|-----|------|
|                  |                                | VDD/V <sub>IN</sub> , VLDOIN, VTTSNS, VDDQSNS | -0.36       | 3.6 |      |
|                  | Input voltage (2)              | EN                                            | -0.3        | 3.6 | V    |
|                  |                                | PGND to AGND                                  | -0.3        | 0.3 |      |
| 2 (2)            |                                | VTT/V <sub>O</sub> , VTTREF                   | -0.3        | 3.6 | V    |
|                  | Output voltage <sup>(2)</sup>  | PGOOD                                         | -0.3        | 3.6 | V    |
| $T_J$            | Operating junction temperature |                                               | <b>-</b> 55 | 150 | °C   |
| T <sub>stg</sub> | Storage temperature            |                                               | -55         | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|   |                       |              |                                                                                          | VALUE | UNIT |
|---|-----------------------|--------------|------------------------------------------------------------------------------------------|-------|------|
| , | , El                  | lectrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)                         | ±4000 | \/   |
|   | V <sub>(ESD)</sub> di | scharge      | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

All voltage values are with respect to the network ground (AGND) pin unless otherwise noted

|                |                                | MIN   | NOM MAX | UNIT |
|----------------|--------------------------------|-------|---------|------|
| Supply voltage | VDD/V <sub>IN</sub>            | 2.375 | 3.5     | V    |
|                | VLDOIN                         | 0.9   | 3.5     |      |
|                | EN, VTTSNS                     | -0.1  | 3.5     |      |
| Valtage        | VDDQSNS                        | 1     | 3.5     | V    |
| Voltage        | VTT/V <sub>O</sub> , PGOOD     | -0.1  | 3.5     |      |
|                | VTTREF                         | -0.1  | 1.8     |      |
|                | PGND                           | -0.1  | 0.1     |      |
| TJ             | Operating junction temperature | -55   | 125     | °C   |

### 6.4 Thermal Information

|                       |                                              | TPS7H3301-SP |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)(2)(3)</sup>          | HKR (CFP)    | UNIT |
|                       |                                              | 16 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 24.6         | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 5.8          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.4          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 1.6          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 8.4          | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.54         | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to the network ground (AGND) pin unless otherwise noted.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> Do not allow package body temperature to exceed 265°C at any time or permanent damage may result.

<sup>(3)</sup> Maximum power dissipation may be limited by overcurrent protection.



### 6.5 Electrical Characteristics

Over full temperature range,  $T_J = -55^{\circ}C$  to 125°C,  $VDD/V_{IN} = 3.3 \text{ V}$  and 2.375 V, VLDOIN = 1.8 V, VDDQSNS = 1.8 V, VTTSNS = 0.9 V,  $EN = VDD/V_{IN}$ ,  $Standard\ DDR\ Application$  unless otherwise noted

All voltage values are with respect to the network ground (AGND) pin unless otherwise noted

|                                               | PARAMETER                                  | TEST CONDITIONS                                                                                                                 | MIN   | TYP   | MAX   | UNIT   |
|-----------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------|
| SUPPLY CURR                                   | RENT                                       | ,                                                                                                                               |       |       |       |        |
| I <sub>VDD/Vin</sub>                          | Supply current                             | EN = 3.3 V, no load                                                                                                             |       | 18    | 30    | mA     |
| I <sub>VDD(SDN)</sub>                         | Shutdown current                           | EN = 0 V, VDDQSNS = 0, no load                                                                                                  |       | 3     | 5     | mA     |
| ·VDD(SDN)                                     | Chataown ourion                            | EN = 0 V, VDDQSNS > 0.78 V, no load                                                                                             |       | 6.5   | 8     | 1117 ( |
| I <sub>VLDOIN</sub>                           | Supply current of VLDOIN                   | EN = 3.3 V, no load                                                                                                             |       | 575   | 1200  | μΑ     |
| I <sub>VLDOIN(SDN)</sub>                      | Shutdown current of<br>VLDOIN              | EN = 0 V, no load                                                                                                               |       | 50    | 100   | μΑ     |
| INPUT CURRE                                   | NT                                         |                                                                                                                                 |       |       | '     |        |
| I <sub>VDDQSNS</sub>                          | Input current, VDDQSNS                     | EN = 3.3 V                                                                                                                      |       | 4     | 6     | μΑ     |
| V <sub>TT</sub> /V <sub>O</sub> OUTPU         | Т                                          |                                                                                                                                 |       |       |       |        |
|                                               |                                            | VLDOIN = 2.5 V, VTTREF = 1.25 V (DDR1), I <sub>VTT/VO</sub> = 0 A                                                               | 1.244 | 1.25  | 1.256 |        |
|                                               |                                            | VLDOIN = 1.8 V, VTTREF = 0.9 V (DDR2), I <sub>VTT/VO</sub> = 0 A                                                                | 0.894 | 0.9   | 0.906 |        |
| VTTSNS                                        | Output DC voltage, $V_{TT}/V_{O}$          | VLDOIN = 1.5 V, VTTREF = 0.75 V (DDR3), I <sub>VTT/VO</sub> = 0 A                                                               | 0.744 | 0.75  | 0.756 | V      |
|                                               |                                            | VLDOIN = 1.35 V, VTTREF = 0.675 V (DDR3L), I <sub>VTT/VO</sub> = 0 A                                                            | 0.669 | 0.675 | 0.681 |        |
|                                               |                                            | VLDOIN = 1.2 V, VTTREF = 0.6 V (DDR4), I <sub>VTT/VO</sub> = 0 A                                                                | 0.594 | 0.6   | 0.606 |        |
|                                               |                                            | $VDD/V_{IN} = 2.95$ V, $VDDQSNS = 2.5$ V, $VTT/V_{O} = VTTREF - 50$ mV (DDR1), $I_{O} = 0.5$ A                                  |       | 50    | 230   |        |
|                                               |                                            | $VDD/V_{IN} = 2.95$ V, $VDDQSNS = 2.5$ V, $VTT/V_{O} = VTTREF - 50$ mV (DDR1), $I_{O} = 1$ A                                    |       | 101   | 300   |        |
|                                               | VLDOIN > VTT/V <sub>O</sub>                | $VDD/V_{IN} = 2.95 \text{ V, VDDQSNS} = 2.5 \text{ V, VTT/V}_{O} = \text{VTTREF} - 50$ mV (DDR1), $I_{O} = 2 \text{ A}^{(2)}$   |       | 209   | 400   |        |
|                                               |                                            | $VDD/V_{IN} = 2.375$ V, $VDDQSNS = 1.8$ V, $VTT/V_{O} = VTTREF - 50$ mV (DDR2), $I_{O} = 0.5$ A $^{(2)}$                        |       | 54    | 230   |        |
|                                               |                                            | $VDD/V_{IN} = 2.375 \text{ V}$ , $VDDQSNS = 1.8 \text{ V}$ , $VTT/V_{O} = VTTREF - 50$ mV (DDR2), $I_{O} = 1 \text{ A}^{(2)}$   |       | 108   | 300   |        |
|                                               |                                            | $VDD/V_{IN} = 2.375 \text{ V, VDDQSNS} = 1.8 \text{ V, VTT/V}_{O} = \text{VTTREF} - 50$ mV (DDR2), $I_{O} = 2 \text{ A}^{(2)}$  |       | 228   | 400   |        |
|                                               |                                            | $VDD/V_{IN} = 2.375 \text{ V}, VDDQSNS = 1.5 \text{ V}, VTT/V_{O} = VTTREF - 50 mV (DDR3), I_{O} = 0.5 \text{ A}$               |       | 52    | 230   |        |
| VLDOIN –<br>VTT/V <sub>O</sub> <sup>(1)</sup> |                                            | $VDD/V_{IN} = 2.375 \text{ V, VDDQSNS} = 1.5 \text{ V, VTT/V}_{O} = \text{VTTREF} - 50 \text{ mV (DDR3), } I_{O} = 1 \text{ A}$ |       | 104   | 300   | mV     |
|                                               |                                            | $VDD/V_{\rm IN} = 2.375$ V, $VDDQSNS = 1.5$ V, $VTT/V_{\rm O} = VTTREF - 50$ mV (DDR3), $I_{\rm O} = 2$ A $^{(2)}$              |       | 216   | 400   |        |
|                                               |                                            | $VDD/V_{\rm IN} = 2.375$ V, $VDDQSNS = 1.35$ V, $VTT/V_{\rm O} = VTTREF - 50$ mV (DDR3L), $I_{\rm O} = 0.5$ A                   |       | 50    | 230   |        |
|                                               |                                            | $\rm VDD/V_{IN} = 2.375~V,~VDDQSNS = 1.35~V,~VTT/V_{O} = VTTREF - 50~mV~(DDR3L),~I_{O} = 1~A$                                   |       | 102   | 300   |        |
|                                               |                                            | $\rm VDD/V_{IN}=2.375~V,~VDDQSNS=1.35~V,~VTT/V_{O}=VTTREF-50~mV~(DDR3L),~I_{O}=2~A^{(2)}$                                       |       | 212   | 400   |        |
|                                               |                                            | $\rm VDD/V_{IN}=2.375~V,~VDDQSNS=1.2~V,~VTT/V_{O}=VTTREF-50~mV~(DDR4),~I_{O}=0.5~A$                                             |       | 50    | 230   |        |
|                                               |                                            | $VDD/V_{IN} = 2.375$ V, $VDDQSNS = 1.2$ V, $VTT/V_{O} = VTTREF - 50$ mV (DDR4), $I_{O} = 1$ A                                   |       | 102   | 300   |        |
|                                               |                                            | VDD/V $_{\rm IN}$ = 2.375 V, VDDQSNS = 1.2 V, VTT/V $_{\rm O}$ = VTTREF – 50 mV (DDR4), I $_{\rm O}$ = 2 A $^{(2)}$             |       | 210   | 400   |        |
| /TT/\/                                        | Output voltage tolerance to                | I <sub>VTT/VO</sub> = -3 A, across VDD/V <sub>IN</sub> voltage range <sup>(2)</sup>                                             | 12    | 25    | 34    | \/     |
| /TT/V <sub>O(TOL)</sub>                       | VTTREF                                     | I <sub>VTT/VO</sub> = 3 A, across VDD/V <sub>IN</sub> voltage range <sup>(2)</sup>                                              | -34   | -25   | -12   | mV     |
| VOSRCL                                        | VTT/V <sub>O</sub> source current limit    | With reference to VTTREF, VTTSNS = 90% x VTTREF                                                                                 | 3.25  |       | 8     | Α      |
| Vosncl                                        | VTT/V <sub>O</sub> /VTT sink current limit | With reference to VTTREF, VTTSNS = 110% x VTTREF                                                                                | 3.5   |       | 5.5   | Α      |
| R <sub>DSCHRG</sub>                           | Discharge impedance                        | VDDQSNS = 0 V, VTT/V <sub>O</sub> = 0.3 V, EN = 0 V, T <sub>A</sub> = 25°C                                                      |       | 18    | 25    | Ω      |
|                                               | COMPARATOR                                 |                                                                                                                                 |       |       |       |        |

<sup>(1)</sup> Dropout and headroom information provided to help designer in optimizing system efficiency.

Submit Documentation Feedback

Copyright © 2015–2020, Texas Instruments Incorporated

<sup>(2)</sup> Specified by characterization and not production tested.



# **Electrical Characteristics (continued)**

Over full temperature range,  $T_J = -55^{\circ}C$  to  $125^{\circ}C$ ,  $VDD/V_{IN} = 3.3$  V and 2.375 V, VLDOIN = 1.8 V, VDDQSNS = 1.8 V, VTTSNS = 0.9 V,  $EN = VDD/V_{IN}$ , Standard DDR Application unless otherwise noted

All voltage values are with respect to the network ground (AGND) pin unless otherwise noted

|                           | PARAMETER                                | TEST CONDITIONS                                                             | MIN      | TYP         | MAX    | UNIT  |
|---------------------------|------------------------------------------|-----------------------------------------------------------------------------|----------|-------------|--------|-------|
|                           |                                          | PGOOD window lower threshold with respect to V <sub>VTTREF</sub>            | -23.5%   | -20%        | -17.5% |       |
| V <sub>TH(PG)</sub>       | VTT/V <sub>O</sub> PGOOD threshold       | PGOOD window upper threshold with respect to V <sub>VTTREF</sub>            | 17.5%    | 20%         | 23.5%  |       |
|                           |                                          | PGOOD hysteresis                                                            |          | 5%          |        |       |
| T <sub>PGSTUPDLY</sub>    | PGOOD startup delay                      | Startup rising edge, VTTSNS within 15% of V <sub>VTTREF</sub>               |          | 2           |        | ms    |
| V <sub>PGOODLOW</sub>     | Output low voltage                       | I <sub>SINK</sub> = 4 mA                                                    |          |             | 0.4    | V     |
| T <sub>PBADDLY</sub>      | PGOOD bad delay                          | VTTSNS is outside of the ±20% PGOOD window                                  |          | 1           |        | μS    |
| I <sub>PGOODLK</sub>      | Leakage current                          | VTTSNS = VTTREF (PGOOD high impedance), PGOOD = VDD/V <sub>IN</sub> + 0.2 V |          |             | 1      | μА    |
| VDDQSNS AND               | VTTREF OUTPUT                            |                                                                             | <u> </u> |             |        |       |
| VDDQSNS                   | VDDQSNS voltage range                    |                                                                             | 1        |             | 2.8    | V     |
| V <sub>VDDQSNS_UVLO</sub> | VDDQSNS undervoltage lockout             | V <sub>DDQSNS</sub> rising                                                  |          | 780         |        | mV    |
| V <sub>VDDQSNSUVHYS</sub> | VDDQSNS undervoltage lockout hysteresis  |                                                                             |          | 20          |        | mV    |
| V <sub>VTTREF</sub>       | VTTREF voltage                           |                                                                             | V        | DDQSNS /    |        | V     |
|                           |                                          | -10 mA < I <sub>VTTREF</sub> < 10 mA, VDDQSNS = 2.5 V                       | -15      |             | 15     |       |
| $V_{VTTREF}$              | VTTREF voltage tolerance to VDDQSNS      | -10 mA < I <sub>VTTREF</sub> < 10 mA, VDDQSNS = 1.8 V                       | -15      |             | 15     | mV    |
|                           |                                          | -10 mA < I <sub>VTTREF</sub> < 10 mA, VDDQSNS = 1.5 V                       | -15      |             | 15     |       |
|                           |                                          | $-10 \text{ mA} < I_{VTTREF} < 10 \text{ mA}, VDDQSNS = 1.35 V$             | -15      |             | 15     |       |
|                           |                                          | -10 mA < I <sub>VTTREF</sub> < 10 mA, VDDQSNS = 1.2 V                       | -15      |             | 15     |       |
| I <sub>VTTREFSRCL</sub>   | V <sub>VTTREF</sub> source current limit | VTTREF = 0 V                                                                | 10       | 40          |        | mA    |
| I <sub>VTTREFSNCCL</sub>  | V <sub>VTTREF</sub> sink current limit   | VTTREF = 0 V                                                                | 6        | 40          |        | mA    |
| I <sub>VTTREFDIS</sub>    | VTTREF discharge current                 | EN = 0 V, VDDQSNS = 0 V, VTTREF = 0.5 V                                     |          | 1.3         |        | mA    |
| UVLO/EN LOGIC             | THRESHOLD                                |                                                                             |          |             |        |       |
| V <sub>VINUVVIN</sub>     | UVLO threshold                           | Wakeup, T <sub>A</sub> = 25°C                                               |          | 2.18        | 2.25   | V     |
| V <sub>VINUVVINHYS</sub>  | UVLO threshold hyteresis                 | Hysteresis                                                                  |          | 50          |        | mV    |
| V <sub>ENIH</sub>         | High-level input voltage                 | Enable                                                                      | 1.7      |             |        | V     |
| V <sub>ENIL</sub>         | Low-level input voltage                  | Enable                                                                      |          |             | 0.3    | V     |
| V <sub>ENYST</sub>        | Hysteresis voltage                       | Enable                                                                      |          | 0.5         |        | V     |
| I <sub>ENLEAK</sub>       | Logic input leakage current              | EN, T <sub>A</sub> = 25°C                                                   | -1       | <del></del> | 1      | μΑ    |
| THERMAL SHUT              | rdown                                    |                                                                             |          |             |        |       |
| т                         | Thermal shutdown                         | Shutdown temperature                                                        |          | 210         |        | °C    |
| T <sub>SON</sub>          | threshold (3)                            | Hysteresis                                                                  |          | 12          |        | -<br> |

<sup>(3)</sup> Ensured by design, not production tested.



# 6.6 Typical Characteristics

For Figure 1 through Figure 10, (3  $\times$  150- $\mu$ F T530D157M010ATE005 tantalum + 4  $\times$  4.7- $\mu$ F MLCC) or equivalent capacitance/ESR are used on VTT output



Submit Documentation Feedback

Copyright © 2015–2020, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

For Figure 1 through Figure 10, (3  $\times$  150- $\mu$ F T530D157M010ATE005 tantalum + 4  $\times$  4.7- $\mu$ F MLCC) or equivalent capacitance/ESR are used on VTT output



Copyright © 2015–2020, Texas Instruments Incorporated

Submit Documentation Feedback



# **Typical Characteristics (continued)**

For Figure 1 through Figure 10, (3  $\times$  150- $\mu$ F T530D157M010ATE005 tantalum + 4  $\times$  4.7- $\mu$ F MLCC) or equivalent capacitance/ESR are used on VTT output





# 7 Detailed Description

#### 7.1 Overview

The TPS7H3301-SP device is a sink and source double data rate (DDR) termination regulator specifically designed for low input voltage, low-noise systems where space and weight is a key consideration.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 VTT/V<sub>O</sub> Sink and Source Regulator

The TPS7H3301-SP is a 3-A sink and source tracking termination regulator specifically designed for low input voltage, and low external component count systems where space is a key application parameter. The TPS7H3301-SP integrates a high-performance, low-dropout (LDO) linear regulator that is capable of both sinking and sourcing current. The LDO regulator employs a fast feedback loop so that ceramic capacitors can be used to support the fast load transient response. To achieve tight regulation with minimum effect of trace resistance, a remote sensing pin (VTTSNS) should be connected to the positive pin of the output capacitor(s) as a separate trace from the high-current path of VTT/V<sub>O</sub>.

The TPS7H3301-SP has a dedicated pin (VLDOIN) for VTT power supply to minimize the LDO power dissipation on user application. The minimum VLDOIN voltage is 400 mV above the 1/2 VDDQSNS voltage or as highlighted in *Electrical Characteristics* (VLDOIN to VTT headroom) for various load conditions.



### **Feature Description (continued)**

### 7.3.2 Reference Input (VDDQSNS)

The output voltage,  $VTT/V_O$ , is regulated to VTTREF. VDDQSNS incorporates an integrated resistor divider network. VDDQSNS should be connected to the memory supply bus (VDDQ). The TPS7H3301-SP supports VDDQSNS voltage from 1 V to 3.5 V, making it versatile and ideal for many types of low-power LDO applications.

### 7.3.3 Reference Output (VTTREF)

When it is configured for DDR termination applications, VTTREF buffers the DDR VTT reference voltage for the memory application. The VTTREF block consists of an on-chip 1/2 resistor divider and a low-pass filter (LPF). VTTREF tracks 1/2 of VDDQSNS within 15 mV. It is capable of supporting both a sourcing and sinking load of 10 mA. VTTREF becomes active when VDDQSNS voltage rises to 0.78 V and VDD/V $_{\rm IN}$  is above the UVLO threshold. When VTTREF is less than 0.76 V, VTTREF is disabled and subsequently discharges to GND through an internal MOSFET. VTT/V $_{\rm O}$  is also discharged following the discharge of VTTREF. VTTREF is independent of the EN pin state. To meet stability criteria, a ceramic capacitor of 0.1- $\mu$ F minimum must be installed close to VTTREF (pin1). Capacitor value at VTTREF (pin 1) must not exceed 2.2  $\mu$ F.

#### 7.3.4 EN Control (EN)

When EN is driven high, the TPS7H3301-SP VTT/ $V_O$  regulator begins normal operation. When EN is driven low, VTT/ $V_O$  discharges to GND through an internal 18- $\Omega$  MOSFET. VTTREF remains on when EN is driven low. EN is not tied high internally to prevent power sequencing issues with an external signal that may be controlling the enable. EN is a floating input and not internally tied, thus the user can have complete control over where and when the EN signal is generated. EN feeds directly into power-good (PGOOD). When enable is low, PGOOD is low.

# 7.3.5 Power-Good Function (PGOOD)

The TPS7H3301-SP provides an open-drain PGOOD output that goes high when the VTT/ $V_O$  output is within 20% of VTTREF (typ). PGOOD deasserts within 1  $\mu$ s after the output exceeds the size of the power-good window. During initial VTT/ $V_O$  startup, PGOOD asserts high 2 ms (typ) after the VTT/ $V_O$  enters power-good window. Because PGOOD is an open-drain output, a 100-k $\Omega$  pullup resistor between PGOOD and a stable active supply voltage rail is required.

#### 7.3.6 V<sub>TT</sub> Current Protection

The LDO has a constant overcurrent limit (OCL). See Figure 13 for typical behavior across temperature.

### 7.3.7 V<sub>IN</sub> UVLO Protection

For VDD/ $V_{IN}$  undervoltage lockout (UVLO) protection, the TPS7H3301-SP monitors VDD/ $V_{IN}$  voltage. When the VDD/ $V_{IN}$  voltage is lower than the UVLO threshold voltage, both the VTT and VTTREF regulators are powered off. This shutdown is a non-latch protection.

#### 7.3.8 Thermal Shutdown

The TPS7H3301-SP monitors its junction temperature. If the device junction temperature exceeds its threshold value, (typically 210°C), the VTT/ $V_O$  and VTTREF regulators are both shutoff and discharged by the internal discharge MOSFETs. This shutdown is a non-latch protection.



#### 7.4 Device Functional Modes

The TPS7H3301-SP 3-A sink and source LDO provides low output noise to meet system needs. In order to improve efficiency in the LDO, TPS7H3301-SP LDO can operate from low VLDOIN voltage rail, thus using dual voltage source one for the VLDOIN that supports high-current and an alternate voltage source that provides voltage for VDDQSNS pin.

In some cases VLDOIN and VDDQSNS pins are tied together. In the memory system, VDDQ is a high-current supply that powers the core, the I/O, and the logic of the memory. VTTREF is a low-current, precision reference voltage that provides a threshold between a logic high (one) and a logic low (zero) that adapts to changes in the I/O supply voltage. By providing a precision threshold that adapts to the supply voltage, VTTREF realizes wider noise margins than those possible with a fixed threshold and normal variations in termination and drive impedance. Specifications vary for different DDR technologies. For example DDR3 JEDEC JESD79-3F specifies 0.49 to 0.51 times VDDQ and draws only tens to hundreds of microamps. The TPS7H3301-SP VTTREF is designed to sink and source up to 10 mA.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The TPS7H3301-SP device is a highly-integrated sink and source LDO. The device is targeted to support VTT voltage for DDR memory applications and is capable of sourcing and sinking 3-A load current. The TPS7H3301-SP user's guide is available on www.ti.com, SLVUAK2. The guide highlights standard EVM test results, schematic, and bill of materials (BOM) for reference.

# 8.2 Typical Application

The design example describes a 2.5-V V<sub>IN</sub>, DDR3 configuration.



Figure 14. Typical Application Circuit

# 8.2.1 Design Requirements

See the Recommended Operating Conditions for recommended limits.



### **Typical Application (continued)**

#### 8.2.2 Detailed Design Procedure

Table 1. Design Example 1 List of Materials

| REFERENCE<br>DESIGNATOR | DESCRIPTION | SPECIFICATION | PART NUMBER        | MANUFACTURER |  |
|-------------------------|-------------|---------------|--------------------|--------------|--|
| R1                      | Decistor    | 392 Ω         | CRCW0603392RFKEA   |              |  |
| R3                      | Resistor    | 100 kΩ        | CRCW0603100KJNEA   |              |  |
| C3, C5, C6, C7          |             | 150 μF, 10 V  | T530D157M010ATE005 | Kemet        |  |
| C2                      |             | 1000 pF       | GRM188R71H102KA01D | MuRata       |  |
| C1                      | Capacitor   | 0.1 µF        | 08053C104KAT2A     | AVX          |  |
| C4, C8, C9, C10, C11    |             | 4.7 μF, 10 V  | 1210ZC475KAT2A     | Murata       |  |
| C12                     |             | 10 μF, 10 V   | GRM21BR71A106KE51L | Murata       |  |

### 8.2.2.1 VDD/V<sub>IN</sub> Capacitor

Add a ceramic capacitor, with a value between 1- and 10- $\mu$ F, placed close to the VDD/V<sub>IN</sub> pin to minimize high frequency noise from the supply.

### 8.2.2.2 VLDO Input Capacitor

Depending on the trace impedance between the VLDOIN/VDDQ bulk power supply to the device, a transient increase of source current is supplied mostly by the charge from the VLDOIN/VDDQ input capacitor. Use a 150- $\mu$ F (or greater) tantalum capacitor in parallel with a 4.7- $\mu$ f ceramic capacitor to supply this transient charge. Provide more input capacitance as more output capacitance is used at VTT/V<sub>O</sub>.

### 8.2.2.3 VTT Output Capacitor

For stable operation, the total capacitance of the VTT/ $V_O$  output pin must be greater than 470  $\mu$ F. Attach three, 3  $\times$  150- $\mu$ F low-ESR tantalum capacitors in parallel with ceramic capacitors to minimize the effect of equivalent series resistance (ESR) and equivalent series inductance (ESL). If the total parallel ESR is greater than 2 m $\Omega$ , insert an R-C filter between the output and the VTTSNS input to achieve loop stability. The R-C filter time constant should be almost the same as or slightly lower than the time constant of the output capacitor and its ESR.

#### 8.2.2.4 VTTSNS Connection

To achieve tight regulation with minimum effect of trace resistance, a remote sensing pin (VTTSNS) should be connected to the positive pin of the VTT pin output capacitor or capacitors as a separate trace from the high-current path from VTT. Consider adding a low-pass R-C filter at the VTTSNS pin in case the ESR of the VTT output capacitor or capacitors is larger than 2 m $\Omega$ . The R-C filter time constant should be approximately the same or slightly lower than the time constant of the VTT output capacitance and ESR.



Figure 15. R-C Filter for VTTSNS



### 8.2.2.5 Low V<sub>IN</sub> Applications

TPS7H3301-SP can be used in an application system where either a 2.5-V rail or a 3.3-V rail is available. The TPS7H3301-SP minimum input voltage requirement is 2.375 V. If a 2.5-V rail is used, ensure that the absolute minimum voltage (both DC and transient) at the device pin is 2.375 V or greater. The voltage tolerance for a 2.5-V rail input is between –5% and 5% accuracy, or better.

#### 8.2.2.6 S3 and Pseudo-S5 Support

The TPS7H3301-SP provides S3 support by an EN function. The EN pin could be connected to an SLP\_S3 signal in the end application. Both VTTREF and VTT/ $V_0$  are on when EN = high (S0 state). VTTREF is maintained while VTT/ $V_0$  is turned off and discharged via an internal discharge MOSFET when EN = low (S3 state). Please notice that the EN signal controls only the output buffer for VTT/ $V_0$  and therefore, while in S3 state, VDDQSNS is present in order to maintain data in volatile memory. As a result, when EN is set high to exit the S3 state, it is desired to bring  $V_0$ /VTT into regulation as fast as possible. This causes an output current controlled by the current limit of the device and the output capacitors.

When EN = low and the VDDQSNS voltage is less than 0.78 V, TPS7H3301-SP enters pseudo-S5 state. Both  $VTT/V_O$  and VTTREF outputs are turned off and discharged to GND through internal MOSFETs when pseudo-S5 support is engaged (S4/S5 state). Figure 16 shows a typical startup and shutdown timing diagram for an application that uses S3 and pseudo-S5 support.



Figure 16. Typical Timing Diagram for S3 and Pseudo-S5 Support

#### 8.2.2.7 Tracking Startup and Shutdown

The TPS7H3301-SP supports tracking startup of VDDQ and shutdown when EN is tied directly to the system bus and not used to turn on or turn off the device. During tracking startup, VTT/ $V_O$  follows VTTREF once VDDQSNS voltage is greater than 0.78 V. VDDQSNS incorporates a resistor divider network and a time constant of about 445  $\mu$ s. The rise time of the VTT/ $V_O$  output is then a function of the rise time of VDDQSNS. If the VDDQSNS rise time is larger than 445  $\mu$ s. PGOOD is asserted 2 ms after VTT/ $V_O$  is within ±20% of VTTREF. During tracking shutdown, VTT/ $V_O$  falls following VTTREF until VTTREF reaches 0.37 V. Once VTTREF falls below 0.37 V, the internal discharge MOSFETs are turned on and quickly discharge both VTTREF and VTT/ $V_O$  to GND. PGOOD is deasserted once VTT/ $V_O$  is beyond the ±20% range of VTTREF. Figure 17 shows the typical timing diagram for an application that uses tracking startup and shutdown.

There are no sequencing requirements between VDD/ $V_{IN}$  and VLDOIN. If VLDOIN is applied first followed by VDD/ $V_{IN}$  there is no issue. VDD/ $V_{IN}$  UVLO protection monitors VDD/ $V_{IN}$  voltage. When VDD/ $V_{IN}$  is lower than UVLO threshold both VTT and VTTREF regulators are powered off.





Figure 17. Typical Timing Diagram of Tracking Startup and Shutdown

### 8.2.2.8 Output Tolerance Consideration for VTT DIMM or Module Applications

The TPS7H3301-SP is specifically designed to power up the memory termination rail (as shown in Figure 18). The DDR memory termination structure determines the main characteristics of the VTT rail, which is to be able to sink and source current while maintaining acceptable VTT tolerance. See Figure 19 for typical characteristics for a single memory cell.



Figure 18. Typical Application Diagram for DDR3 VTT DIMM/Module Using TPS7H3301-SP





Figure 19. DDR Physical Signal System SSTL Signaling

In Figure 19, when Q1 is on and Q2 is off:

- Current flows from VDDQ via the termination resistor to VTT.
- VTT sinks current.

In Figure 19, when Q2 is on and Q1 is off:

- Current flows from VTT via the termination resistor to GND.
- VTT sources current.

Because VTT accuracy has a direct impact on the memory signal integrity, it is imperative to understand the tolerance requirement on VTT. Based on JEDEC VTT specifications for DDR and DDR2. See Table 2 for detailed information and JEDEC relevant specifications.

VTTREF - 40 mV < VTT < VTTREF + 40 mV, for both DC and AC conditions

The specification itself indicates that VTT must keep track of VTTREF for proper signal conditioning.

The TPS7H3301-SP ensures the regulator output voltage to be:

VTTREF - 34 mV < VTT < VTTREF + 34 mV, for both DC and AC conditions and -3 A < I<sub>VTT</sub> < 3 A

The regulator output voltage is measured at the regulator side, not the load side. The tolerance is applicable to DDR, DDR2, DDR3 and low-power DDR3/DDR4 applications (see Table 2 for detailed information). To meet the stability requirement, a minimum output capacitance of 470  $\mu$ F is needed, combination of both tantalum and ceramic capacitors. Considering the actual tolerance on the MLCC capacitors, four or higher 4.7- $\mu$ F ceramic capacitors in parallel with 3 × 150- $\mu$ F low-ESR tantalum capacitor are sufficient to meet the above requirement. Higher ESR tantalum capacitors will require multiple tantalum capacitors in parallel with ceramic capacitors to meet system needs.

Submit Documentation Feedback



### Table 2. DDR, DDR2, DDR3, and LP DDR3 Termination Technology and Differences

|                                    | DDR                                                                  | DDR2                                                                                                                                  | DDR3                                                                                                                                             | LOW POWER DDR3<br>(DDR3L)         |  |
|------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|
| FSB data rates                     | 200, 266, 333 and 400 MHz                                            | 400, 533, 677 and 800 MHz                                                                                                             | 800, 1066, 1330 and 1600 MHz                                                                                                                     | Same as DDR3                      |  |
| Termination                        | Motherboard termination to VTT for all signals                       | On-die termination for data group. VTT/V <sub>O</sub> used for termination of address, command and control signals.                   | On-die termination for data group. VTT/V <sub>O</sub> used for termination of address, command and control signals.                              | Same as DDR3                      |  |
| Termination current demand         | Max sink and source<br>transient currents of up to<br>2.6 A to 2.9 A | Not as demanding  Only 34 signals (address, command, control) tied to VTT/VO  ODT handles data signals Less than 1 A of burst current | Not as demanding  Only 34 signals (address, command, control) tied to VTT/V <sub>O</sub> ODT handles data signals Less than 1 A of burst current | Same as DDR3                      |  |
| Voltage level                      | 2.5-V core and I/O 1.25-V VTT                                        | 1.8-V core and I/O 0.9-V VTT                                                                                                          | 1.5-V core and I/O 0.75-V VTT                                                                                                                    | 1.35-V core and I/O<br>0.68-V VTT |  |
| Relevant<br>JEDEC<br>specification | JESD79F (SSTL_2 JESD8-<br>9B)                                        | DDR2 JESD79-2F (SSTL_18<br>JESD8-15)                                                                                                  | DDR3 JESD79-3F                                                                                                                                   | DDR3L JESD79-3-<br>1A.01          |  |

The TPS7H3301-SP is designed as a Gm-driven LDO. The voltage droop between the reference input and the output regulator is determined by the transconductance and output current of the device. The typical Gm is 250 S at 3 A and changes with respect to the load in order to conserve the quiescent current (that is, the Gm is very low at no load condition). The Gm LDO regulator is a single pole system. Its unity gain bandwidth for the voltage loop is only determined by the output capacitance, as a result of the bandwidth nature of the Gm (see Equation 1).

$$F_{UGBW} = \frac{Gm}{2 \times \pi \times C_{OUT}}$$

#### where

- F<sub>UGBW</sub> is the unity gain bandwidth
- Gm is transconductance
- C<sub>OUT</sub> is the output capacitance

There are two limitations to this type of regulator when it comes to the output bulk capacitor requirement. To maintain stability, the zero location contributed by the ESR of the output capacitors should be greater than the -3-dB point of the current loop. This constraint means that higher ESR capacitors should not be used in the design. In addition, the impedance characteristics of the ceramic capacitor should be well understood in order to prevent the gain peaking effect around the Gm -3-dB point because of the large ESL, the output capacitor, and parasitic inductance of the VTT/V $_{\rm O}$  trace.

Figure 20 shows the bode plot simulation for a typical DDR3 configuration of the TPS7H3301-SP, where:

- VDD/V<sub>IN</sub> = 2.4 V
- $V_{VLDOIN} = 1.5 \text{ V}$
- VTT/V<sub>O</sub> = 0.75 V
- I<sub>IO</sub> = 2 A
- 3  $\times$  150- $\mu$ F low-ESR tantalum capacitors (T530D157M010ATE005) in parallel with 4  $\times$  4.7- $\mu$ F ceramic capacitor
- ESR = 1.66 m $\Omega$
- ESL = 800 pH

The unity-gain bandwidth is approximately 87.3 kHz and the phase margin is 82°. The 0-dB level is crossed, the gain peaks because of the ESL effect. However, the peaking is kept well below 0 dB.

Product Folder Links: TPS7H3301-SP

(1)





Figure 20. Bode Plot for a Typical DDR3 Configuration

Figure 3 shows the load regulation and Figure 21 shows the transient response for a typical DDR3 configuration. When the regulator is subjected to worst case ±3-A load step. The current shown only represents the device sourcing 3 A due to location of current probe.



Figure 21. Transient Plot

Submit Documentation Feedback

Copyright © 2015–2020, Texas Instruments Incorporated



### 8.2.2.9 LDO Design Guidelines

The minimum input (VLDOIN) to output voltage (VTT/ $V_O$ ) difference (headroom) decides the lowest usable supply voltage Gm-driven to drive a certain load. For TPS7H3301-SP, a minimum of 300 mV (VLDOIN<sub>MIN</sub> – VTT/ $V_{OMAX}$ ) is needed in order to support a Gm driven sourcing current of 3 A based on a design of VLDOIN = 3.3 V and  $C_{OUT}$  = 470  $\mu$ F. Because the TPS7H3301-SP is essentially a Gm-driven LDO, its impedance characteristics are both a function of the 1/Gm and  $R_{DS(on)}$  of the sourcing MOSFET (see Figure 22). The current inflection point of the design is between 3 A and 4 A. When  $I_{SRC}$  is less than the inflection point, the LDO is considered to be operating in the Gm region; when  $I_{SRC}$  is greater than the inflection point but less than the overcurrent limit point, the LDO is operating in the  $R_{DS(on)}$  region. The typical sourcing  $R_{DS(on)}$  is 154 m $\Omega$  with  $V_{IN}$  = 3 V and  $T_{II}$  = 125°C.



Figure 22. TPS7H3301-SP Impedance Characteristics



#### 8.2.3 Application Curve



Figure 23. DDR2 2-A Load  $V_{IN} = 2.4 \text{ V}$ , VTT/ $V_{O} = 0.9 \text{ V}$ 

# 9 Power Supply Recommendations

TPS7H3301-SP is designed to support DDR, DDR2, DDR3, DDR3L, and DDR4 VTT applications. TPS7H3301-SP VLDOIN supports voltage range from 0.9 V to 3.5 V. The supply must be well regulated. Having a separate VLDOIN supply from DDR VDDQ allows designer to optimize system efficiency. VDD/V $_{\rm IN}$  is used to bias the TPS7H3301-SP IC and its voltage range from 2.375 V to 3.5 V. This supply must be well regulated and bypassed with a ceramic capacitor with a value of 1  $_{\rm HF}$  and 10  $_{\rm HF}$ . TI recommends that VLDOIN and DDR supply VDDQ be isolated from each other. If this is not possible then an RC filter must be used to isolate VLDOIN and VDDQSNS. However, in so doing the dynamic tracking of VTT and VTTREF will be lost. See the EVM user's guide SLVUAK2 for additional details.



# 10 Layout

### 10.1 Layout Guidelines

Consider the following points before starting the TPS7H3301-SP layout design.

- The input bypass capacitor for VLDOIN should be placed as close as possible to the pin with short and wide connections.
- The output capacitor for VTT/V<sub>O</sub> should be placed close to the pin with short and wide connection in order to avoid additional ESR and/or ESL trace inductance.
- VTTSNS should be connected to the positive node of VTT/V<sub>O</sub> output capacitors as a separate trace from the
  high-current power line. This configuration is strongly recommended to avoid additional ESR and/or ESL. If
  sensing the voltage at the point of the load is required, it is recommended to attach the output capacitor or
  capacitors at that point. Also, it is recommended to minimize any additional ESR and/or ESL of ground trace
  between the GND pin and the output capacitor or capacitors.
- Consider adding low-pass filter at VTTSNS if the ESR of the VTT/V<sub>O</sub> output capacitor or capacitors is larger than 2 mΩ.
- VDDQSNS can be connected separately from VLDOIN. Remember that this sensing potential is the reference voltage of VTTREF. Avoid any noise-generating lines.
- The negative node of the VTT/V<sub>O</sub> output capacitor or capacitors and the VTTREF capacitor should be tied together by avoiding common impedance to the high-current path of the VTT/V<sub>O</sub> sink and source current.
- The GND and PGND pins should be connected to the thermal land underneath the die pad with multiple vias
  connecting to the internal system ground planes (for better result, use at least two internal ground planes).
  Use as many vias as possible to reduce the impedance between PGND/GND and the system ground plane.
  Also, place bulk caps close to the DIMM/module or memory load point and route the VTTSNS to the
  DIMM/module load sense point.
- In order to effectively remove heat from the package, properly prepare the thermal land. Apply solder directly
  to the package's thermal pad. The wide traces of the component and the side copper connected to the
  thermal land pad help to dissipate heat. Numerous vias, 0.33 mm in diameter or smaller, connected from the
  thermal land to the internal/solder side ground plane or planes should also be used to help dissipation.

#### 10.2 Layout Example



Figure 24. Layout Recommendation



#### 10.3 Thermal Considerations

 $VTT/V_O$  current can flow in both source and sink directions. As the TPS7H3301-SP is a linear regulator, power is dissipated internal to the device. When the device is sourcing current, the voltage difference between VLDOIN and  $VTT/V_O$  times IO ( $I_{IO}$ ) current becomes the power dissipation as shown in Equation 2.

$$P_{DISS\_SRC} = (V_{VLDOIN} - V_{VO}) \times I_{O\_SRC}$$
(2)

In this case, if VLDOIN is connected to an alternative power supply lower than the VDDQ voltage, overall power loss can be reduced. For the sink phase,  $V_O$  voltage is applied across the internal LDO regulator and the power dissipation ( $P_{DISS\_SNK}$ ) can be calculated by Equation 3.

$$P_{DISS\_SNK} = V_{VO} \times I_{O\_SNK}$$
(3)

Because the device does not sink and source current at the same time and the IO current may vary rapidly with time, the actual power dissipation should be the time average of the above dissipations over the thermal relaxation duration of the system. Another source of power consumption is the current used for the internal current control circuitry from the VDD/V<sub>IN</sub> supply and the VLDOIN supply. This can be estimated as 5 mW or less during normal operating conditions. This power must be effectively dissipated from the package.

The thermal performance of an LDO depends on the printed circuit board (PCB) layout. Because the TPS7H3301-SP device is shipped unformed, only the recommended heat pad pattern is shown. Lead pad placement depends on final form factor.

To further improve the thermal performance of this device, using a larger than recommended thermal land as well as increasing the number of vias helps lower the thermal resistance from junction to heat slug.

Submit Documentation Feedback

Copyright © 2015–2020, Texas Instruments Incorporated



# 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS7H3301-SP Single-Event Effects Summary radiation report (SLAK008)
- Texas Instruments, TPS7H3301EVM-CVAL (HREL022) user's guide (SLVUAK2)

### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 10-Jun-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan               | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | •                                | Samples |
|------------------|--------|--------------|--------------------|------|----------------|------------------------|-------------------------------|--------------------|--------------|----------------------------------|---------|
|                  | (1)    |              | Drawing            |      | Qty            | (2)                    | (6)                           | (3)                |              | (4/5)                            |         |
| 5962-1422801VXC  | ACTIVE | CFP          | HKR                | 16   | 1              | RoHS-Exempt<br>& Green | NIAU                          | N / A for Pkg Type | -55 to 125   | 5962-1422801VXC<br>TPS7H3301-SP  | Samples |
| 5962R1422801VXC  | ACTIVE | CFP          | HKR                | 16   | 1              | RoHS-Exempt<br>& Green | NIAU                          | N / A for Pkg Type | -55 to 125   | 5962R1422801VXC<br>TPS7H3301-RHA | Samples |
| TPS7H3301HKR/EM  | ACTIVE | CFP          | HKR                | 16   | 1              | RoHS-Exempt<br>& Green | NIAU                          | N / A for Pkg Type | 25 to 25     | TPS7H3301HKREM                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Jun-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-1422801VXC | HKR          | CFP          | 16   | 1   | 506.98 | 26.16  | 6220   | NA     |
| 5962R1422801VXC | HKR          | CFP          | 16   | 1   | 506.98 | 26.16  | 6220   | NA     |
| TPS7H3301HKR/EM | HKR          | CFP          | 16   | 1   | 506.98 | 26.16  | 6220   | NA     |



CERAMIC DUAL FLATPACK



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.3. This package is hermetically sealed with a metal lid. Lid is connected to Heatsink.
- 4. The terminals are gold plated.
- 5. Falls within MIL-STD-1835 CDFP-F11A.



CERAMIC DUAL FLATPACK



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated