TUSB2E11 SLLSFI4A - NOVEMBER 2021 - REVISED JUNE 2022 # TUSB2E11 USB 2.0-eUSB2 Repeater #### 1 Features - USB 2.0 and eUSB2 (rev 1.2) compliant - Low-speed, full-speed, high-speed signaling - Best-in-class high-speed total jitter of 20 ps - Register access protocol receptor capable - Host and device mode (dual-role device) support - Auto detection for I<sup>2</sup>C or strap-pin options - Three strap-pins for USB 2.0 high-speed channel compensation settings - I<sup>2</sup>C device interface for more configurations - Device variants - eUSB2 1.0-V or 1.2-V signaling interface - eUSB2 trace loss compensation levels for different product form-factors - 1.2-V or 1.8-V I<sup>2</sup>C interface - Optional battery charging and detection support - BC 1.2 CDP or DCP divider mode advertising - Data-aware USB Type-C<sup>™</sup> compatible BC 1.2 SDP, CDP, and DCP divider mode detection - Dual-role auto switching between charger advertising or detection - CTA-936 USB Carkit UART support - Supports auto-resume ECR as well as L2 interrupt resume mode - Optional GPIOs: interrupt GPIO2, debug, I<sup>2</sup>C ↔ GPIO0/1 - I<sup>2</sup>C accessible debug capabilities for manufacturing tests ## 2 Applications - Notebooks and desktops - Cell phones - **Tablets** - Wearables - Portable electronics ### 3 Description TUSB2E11 is a USB compliant eUSB2 to USB 2.0 repeater supporting both device and host modes. The device supports USB low-speed (LS), full-speed (FS) signals, and high-speed (HS) signals. The device has multiple patented designs to provide robust interoperability, optimum performance, and power. For systems without an I<sup>2</sup>C interface, the device offers eight individual settings with three strap-pins for USB 2.0 channel Equivalent Series Resistance (ESR) up to 20 $\Omega$ . Device variants are available for different levels of eUSB2 trace length compensation up to 10 inches. The I<sup>2</sup>C interface permits additional flexibility for fine tuning of device RX equalization and TX amplitude, slew rate and pre-emphasis to pass electrical compliance tests and compensate for channel loss. Various debug options are available through the 3 GPIO pins that can be configured to monitor various USB bus states or interrupt as well as CTA-936 UART mode that can provide SoC debug capabilities. GPIO0 and GPIO1 can be used as general purpose I<sup>2</sup>C to GPIOs bridge. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | |-------------|------------|-------------------|--|--| | TUSB2E11 | DSBGA (15) | 1.30 mm × 2.00 mm | | | For all available packages, see the orderable addendum at the end of the data sheet. **Simplified Application** ## **Table of Contents** | 1 Features | 1 | 8.6 I <sup>2</sup> C Target Interface | 30 | |---------------------------------------|----------------|-----------------------------------------------------------------|------| | 2 Applications | 1 | 9 Register Access Protocol (RAP) | | | 3 Description | 1 | 10 Register Map | 33 | | 4 Revision History | <mark>2</mark> | 10.1 TUSB2E11 Registers | 33 | | 5 Device Version Comparison | 3 | 11 Application and Implementation | . 45 | | 5.1 Device Variants | 3 | 11.1 Application Information | 45 | | 6 Pin Configuration and Functions | 4 | 11.2 Typical Application | . 45 | | 7 Specifications | | 12 Power Supply Recommendations | | | 7.1 Absolute Maximum Ratings | | 12.1 Power Up Reset | | | 7.2 ESD Ratings | 9 | 13 Layout | | | 7.3 Recommended Operating Conditions | 9 | 13.1 Layout Guidelines | | | 7.4 Thermal Information | 10 | 13.2 Example Layout for Application with 1.8 V I <sup>2</sup> C | | | 7.5 Electrical Characteristics | 10 | Variant | . 50 | | 7.6 Switching Characteristics | 17 | 14 Device and Documentation Support | 51 | | 7.7 Timing Requirements | 19 | 14.1 Device Support | . 51 | | 7.8 Typical Characteristics | | 14.2 Documentation Support | . 51 | | 7.9 Parameter Measurement Information | 22 | 14.3 Receiving Notification of Documentation Updates. | 51 | | 8 Detailed Description | 23 | 14.4 Support Resources | . 51 | | 8.1 Overview | | 14.5 Trademarks | | | 8.2 Functional Block Diagram | 23 | 14.6 Electrostatic Discharge Caution | 51 | | 8.3 Feature Description | | 14.7 Glossary | | | 8.4 Device Functional Modes | | 15 Mechanical, Packaging, and Orderable | | | 8.5 Manufacturing Test Modes | 28 | Information | . 51 | | | | | | ## **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | hanges from Revision * (November 2021) to Revision A (June 2022) | Pag | |---|------------------------------------------------------------------|-----| | • | First public release of the data sheet | | ## **5 Device Version Comparison** ### Table 5-1. Device Register Comparison Table | | Register Address | B0 default | B1 default | |-------------|------------------|------------|------------| | Table 10-5 | 0x70h | 0x73h | 0x7Ch | | Table 10-6 | 0x71h | 0x38h | 0x3Ch | | Table 10-7 | 0x72h | 0x90h | 0x92h | | Table 10-8 | 0x73h | 0x04h | 0x83h | | Table 10-9 | 0x77h | 0x00h | 0x00h | | Table 10-10 | 0x78h | 0x0Bh | 0x0Bh | | Table 10-11 | 0x79h | 0x40h | 0x60h | | Table 10-12 | 0x50h | 0x02h | 0x02h | | Table 10-13 | 0xB0h | 0x02h | 0x03h | | Table 10-14 | 0xB2h | 0x00h | 0x00h | | Table 10-15 | 0xB3h | 0x00h | 0x00h | | Table 10-16 | 0xB4h | 0x00h | 0x00h | | Table 10-17 | 0xB6h | 0xC0h | 0xC0h | | Table 10-21 | 0x60h | 0x00h | 0x00h | | Table 10-22 | 0xF5h | 0x32h | 0x32h | #### **Table 5-2. Device Feature Comparison Table** | Features | В0 | B1 | | | |-------------------------------|---------------|-----------------------------------------------------|--|--| | Low Power Mode (RESETB = low) | not supported | supported (9 μW) | | | | Auto-resume ECR | | supported (enabled by default) [see register 0x78h] | | | | L2 State Interrupt Resume | supported | supported | | | ### **5.1 Device Variants** For more information and availability of device variants such as eUSB2 1.0 signaling interface, 1.2 V I<sup>2</sup>C interface, and 1.2 V GPIO interface please contact support. # **6 Pin Configuration and Functions** Figure 6-1. TUSB2E11 YCG Package, 15-Pin DSBGA (Top View) **Table 6-1. Pin Functions** | PIN | 1 | TYPE <sup>(2)</sup> | REST | ASSOCIATED ESD | DESCRIPTION | | | |--------|--------|---------------------|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | | STATE | SUPPLY | | | | | VDD3V3 | B2 | PWR | N/A | N/A | 3.3 V Supply Voltage | | | | VDD1V8 | D2, E3 | PWR | N/A | N/A | 1.8 V Supply Voltage | | | | VSS | A3, D3 | GND | N/A | N/A | GND | | | | RESETB | D1 | I | N/A | VDD1V8 | <ul> <li>Active Low Reset</li> <li>Upon de-assertion of RESETB, repeater will be enabled and be in eUSB2 default mode awaiting configuration from eDSPr or eUSPr.</li> <li>If RESETB is not actively controlled, a pull-up resistor 100 kΩ to VDD1V8 is required.</li> </ul> | | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated | | | | Tal | ble 6-1. Pin Func | tions (cont | inued) | | | | |-------|-----|---------------------|----------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|-------------------------------------|----------------------------------------------------------------------| | PI | N | TYPE <sup>(2)</sup> | REST | ASSOCIATED ESD | | | DESC | RIPTION | | | NAME | NO. | | STATE | SUPPLY | | | | | | | SCL | C3 | I | Internal pulldown 1 MΩ typical (disabled after reset) <sup>(1)</sup> | VDD1V8 | I <sup>2</sup> C Clock | Device | Low | SDA See Table 6-4 for more details | Mode Non-I <sup>2</sup> C USB Repeater | | SDA | В3 | I/O | Hi-Z <sup>(1)</sup> | VDD1V8 | Bidirectional<br>1 <sup>2</sup> C data<br>Open drain<br>I/O | Mode<br>Matrix | High<br>High | Low | Non-I <sup>2</sup> C<br>UART<br>mode<br>Repeater<br>I <sup>2</sup> C | | | | | | | | | 19 | 1.119.1 | Enabled | | GPIO2 | C2 | I/O | Internal<br>pulldown 1<br>MΩ typical<br>(disabled<br>after reset) | VDD1V8 | <ul> <li>In I<sup>2</sup>C mode GPIO2 will be an open drain active low level interrupt output. Connect GPIO2 to input of APU and a pull-tresistor to use interrupt features</li> <li>In non I<sup>2</sup>C mode GPIO2 defaults to USB configuration input power up reset.</li> <li>When a pull-up resistor is used to set high input, ensure VIH met accounting for internal pull down as small as 500 kΩ</li> <li>GPIO2 is an open-drain output after reset and can be left floating when not used.</li> </ul> | | | | od a pull-up ion input at usure VIH is $00~k\Omega$ | | GPIO0 | B1 | I/O | Internal pulldown 1 MΩ typical (disabled after reset) <sup>(1)</sup> | VDD1V8 | <ul> <li>Defaults to an input mode at power up reset. RESETB assertion and de-assertion or soft reset will revert GPIO0 to input mode</li> <li>In I²C mode GPIO0 will default to control Carkit UART mod active low to enable Carkit UART mode. Default Carkit UAR direction is DP → eDP (RX) and eDN → DN (TX). GPIO0 in be pulled up to be in USB repeater mode.</li> <li>In non I²C mode GPIO0 defaults to USB configuration input power up reset.</li> <li>When a pull-up resistor is used to set high input, ensure VII met accounting for internal pull down as small as 500 kΩ</li> </ul> | | | | mode RT mode: rkit UART GPIO0 must ion input at | | GPIO1 | C1 | I/O | Internal pulldown 1 MΩ typical (disabled after reset) <sup>(1)</sup> | VDD1V8 | <ul> <li>Defaults to an input mode at power up reset. RESETB assertion and de-assertion or soft reset will revert GPIO1 to input mode</li> <li>In I<sup>2</sup>C mode GPIO1 defaults to debug input</li> <li>In non I<sup>2</sup>C mode GPIO1 defaults to USB Configuration input power up reset.</li> <li>When a pull-up resistor is used to set high input, ensure VIH met accounting for internal pull down as small as 500 kΩ</li> </ul> | | | | mode<br>ion input at | | eDN | A2 | I/O | Hi-Z | VDD1V8 | eUSB2 port D | )_ | | | | | eDP | A1 | I/O | Hi-Z | VDD1V8 | eUSB2 port D | )+ | | | | | DN | E2 | I/O | Hi-Z | VDD3V3 | USB port D- | | | | | | DP | E1 | I/O | Hi-Z | VDD3V3 | USB port D+ | | | | | When configured as an input but not actively driven, use 1 M $\Omega$ external pull-down to strap low. I = input, I/O = input or output, PWR= power, GND = ground ## Table 6-2. Pin Configuration for Device Mode | Device Mode | SCL (C3) | SDA (B3) | GPIO0 (B1) | GPIO1 (C1) | GPIO2 (C2) | | |----------------------------------------|---------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | I <sup>2</sup> C Mode | Pull-up<br>Input sampled at<br>reset | Pull-up<br>Input sampled at<br>reset | Default to Input Low = UART Mode High = USB repeater mode Function can be reconfigured through register | Default to Input<br>Function can be<br>reconfigured through<br>register | Default to Open drain<br>output (can be left<br>floating when not<br>used)<br>Function can be<br>reconfigured through<br>register | | | Non I <sup>2</sup> C UART mode | Pull-up<br>Input sampled at<br>reset | Pull-down<br>Input sampled at<br>reset | Default to Input Low = UART transfer enabled High = UART transfer disabled | High-Z (can be left floating) | High-Z (can be left floating) | | | Non I <sup>2</sup> C USB repeater mode | Pull-down<br>Input sampled at<br>reset<br>See Table 6-4 | See Table 6-4 | Default input sampled at reset. See Table 6-3 | | | | Table 6-3. Pin Configuration for USB PHY Tuning without I<sup>2</sup>C | GPIO2 | GPIO1 | GPIO0 | Equivalent<br>series<br>resistance<br>(ESR)<br>between<br>repeater<br>and USB<br>connector | U_EQ_P1<br>setting | U_HS_TX_<br>AMPLITUD<br>E_P1<br>setting | U_HS_TX_<br>PRE_EMPH<br>ASIS_P1<br>setting | U_SQUELC<br>H_THRESH<br>OLD_P1<br>setting | U_DISCON<br>NECT_THR<br>ESHOLD_P<br>1 setting | HS Term | |----------|----------|------------|--------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|--------------------------------------------|-------------------------------------------|-----------------------------------------------|---------| | | | | Ω | dB | mV | dB | mV | mV | Ω | | Float | Float | Float | 2.5 | 0.06 | 840 | 0.5 | 104 | 625 | 45 | | Float | rioat | rioat | 2.5 | (3'b000) | (4'b0101) | (3'b000) | (3'b100) | (4'b0101) | 45 | | Float | Float | Pull-Up | E | 0.06 | 880 | 0.9 | 98 | 645 | 45 | | Float | Fluat | Pull-Op | 5 | (3'b000) | (4'b0111) | (3'b001) | (3'b101) | (4'b0110) | 43 | | Float | Pull-Up | Float | 7.5 | 0.58 | 900 | 0.9 | 98 | 645 | 45 | | Float | Pull-Op | Fluat | 7.5 | (3'b001) | (4'b1000) | (3'b001) | (3'b101) | (4'b0110) | 45 | | Floor | Dull Lin | Dull Lin | 10 | 1.09 | 920 | 0.9 | 98 | 685 | 45 | | Float | Pull-Up | Pull-Up | 10 | (3'b010) | (4'b1001) | (3'b001) | (3'b101) | (4'b1000) | 45 | | Pull-Up | Float | Float | 12.5 | 1.56 | 940 | 1.2 | 91 | 685 | 45 | | Pull-Op | Float | Float | 12.5 | (3'b011) | (4'b1010) | (3'b010) | (3'b110) | (4'b1000) | 45 | | Pull-Up | Float | Pull-Up | 15 | 2.26 | 980 | 1.2 | 91 | 685 | 45 | | Full-Op | Fluat | Pull-Op | 15 | (3'b100) | (4'b1100) | (3'b010) | (3'b110) | (4'b1000) | 45 | | Pull-Up | Pull-Up | Float | 17.5 | 2.67 | 1000 | 1.7 | 91 | 685 | 45 | | Full-Op | Full-Op | Float | | (3'b101) | (4'b1101) | (3'b011) | (3'b110) | (4'b1000) | 40 | | Pull-Up | Pull-Up | Pull Lin | 20 | 2.67 | 1020 | 1.7 | 85 | 705 | 42.75 | | i dii-Op | i dii-Op | Jp Pull-Up | 20 | (3'b101) | (4'b1110) | (3'b011) | (3'b111) | (4'b1001) | 42.73 | ## Table 6-4. Pin Configuration for Battery Charging in non I<sup>2</sup>C Mode | | Tubic . | J 4. 1 III GOIIII | guration for E | battery Criary | ing in non r | | | | | |----------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------|--| | Device Mode | | | | Repeater State | | Charger<br>Detection<br>Status | VBUS Control<br>Output | | | | | SCL (C3) | SDA (B3) | Un-configured | Host Repeater | Peripheral<br>Repeater | {GPIO2,<br>GPIO1} | GPIO0 | | | | Non I <sup>2</sup> C USB repeater mode | Pull-down<br>resistor to<br>ground<br>0 to 160 Ω | Input Low = BC 1.2 disabled High = BC 1.2 enabled | When BC 1.2 is<br>enabled,<br>charger<br>detection | N/A | N/A | e 2'b00: No charger detected 2'b01: CDP or DCP charger detected 2'b10: DCP (1.5A) or Divider Mode (2.1A) charger detected 2'b11: Divider Mode (2.4A) charger detected detected | charger detected 2'b01: CDP or DCP | charger<br>detected<br>• 2'b01: CDP<br>or DCP | | | Non I <sup>2</sup> C USB repeater mode | Pull-down<br>resistor to<br>ground<br>1.5 kΩ to 2 kΩ | Input VBUS_Valid input: use a voltage divider to reduce VBUS voltage to appropriate VIH for 1.8 V or 1.2 V I/O mode. | When<br>VBUS_valid is<br>high enable<br>charger<br>detection | N/A | Charger<br>detection is<br>enabled | | N/A | | | | Non I <sup>2</sup> C USB repeater mode | Pull-down<br>resistor to<br>ground<br>3.4 kΩ to 3.96<br>kΩ | Input Low = BC 1.2 disabled High = BC 1.2 enabled | When BC 1.2 is<br>enabled,<br>advertise<br>charging BC 1.2<br>DCP | Advertise CDP | N/A | N/A | Active High<br>Push-Pull<br>output for VBUS<br>switch Control | | | | Non I <sup>2</sup> C USB repeater mode | Pull-down<br>resistor to<br>ground<br>7.5 kΩ to 11 kΩ | Input Low = BC 1.2 disabled High = BC 1.2 enabled | When BC 1.2 is<br>enabled,<br>advertise<br>charging (auto<br>cycle between<br>BC 1.2 DCP<br>and Divider<br>mode) | Advertise CDP | N/A | N/A | <ul><li>High = VBUS ON</li><li>Low = VBUS OFF</li></ul> | | | ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | , | MIN | MAX | UNIT | |-----------------------------|-----------------------------------------------------------------------------------------------------|------|------|------| | Supply voltage range | V <sub>DD3V3</sub> | -0.3 | 4.32 | V | | Analog Supply voltage range | V <sub>DD1V8</sub> | -0.3 | 2.1 | V | | Voltage range | DP, DN, (with OVP enabled), 1000 total number of short events and cummulative duration of 1000 hrs. | -0.3 | 6 | V | | Voltage range | eDP, eDN | -0.3 | 1.6 | V | | Voltage range | RESETB, GPIO0, GPIO1, GPIO2, SCL, SDA | -0.3 | 2.1 | V | | Junction temperature | T <sub>J(max)</sub> | | 125 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |----------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | V Electrontation than to a | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±1500 | V | | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | · | | MIN | NOM | MAX | UNIT | |--------------------|-------------------------------------------------------|------|-----|------|------| | V <sub>DD3V3</sub> | Supply voltage (VDD3V3) | 3.0 | 3.3 | 3.6 | V | | V <sub>DD1V8</sub> | Analog Supply voltage (VDD1V8) | 1.62 | 1.8 | 1.98 | V | | V_I2C_Pullup | I2C and GPIO open drain Bus Voltage (1.2 V Variant) | 1.08 | 1.2 | 1.32 | V | | V_I2C_Pullup | I2C and GPIO open drain Bus Voltage (1.8 V Variant) | 1.62 | 1.8 | 1.98 | V | | USB<br>Voltage | DP, DN | 0 | | 3.6 | V | | eUSB2<br>voltage | eDP, eDN | 0 | | 1.32 | V | | Digital<br>voltage | RESETB, GPIO0, GPIO1, GPIO2, SCL, SDA (1.8 V Variant) | 0 | | 1.98 | V | | Digital<br>voltage | RESETB, GPIO0, GPIO1, GPIO2, SCL, SDA (1.2 V Variant) | 0 | | 1.32 | V | | T <sub>A</sub> | Operating free-air temperature | -20 | | 85 | °C | | T <sub>J</sub> | Junction temperature | -20 | | 105 | °C | | T <sub>CASE</sub> | Case temperature | -20 | | 105 | °C | | T <sub>PCB</sub> | PCB temperature (1 mm away from the device) | -20 | | 92 | °C | ### 7.4 Thermal Information | | | TUSB2E11 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | YCG (DSBGA) | UNIT | | | | 15 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 90.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 0.6 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 22.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 22.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER | | | | | | | | P <sub>WC_1V8</sub> | Absolute worst case peak power consumption (VDD1V8 only) for power supply budgeting | I2C interface active, GPIOs in output mode, repeater in HS mode with USB transmitting, maximum RX EQ, max TX VOD and PE settings, maximum transition density. T <sub>A</sub> = −20°C to 85°C. | | | 280 | mW | | P <sub>WC_3V3</sub> | Absolute worst case peak power consumption (VDD3V3 only) for power supply budgeting | I2C interface active, GPIOs in output mode, repeater in HS mode with USB transmitting, maximum RX EQ, max TX VOD and PE settings, maximum transition density. T <sub>A</sub> = -20°C to 85°C. | | | 30 | mW | | P <sub>WCFS_3V3</sub> | Absolute worst case peak power consumption (VDD3V3 only) for power supply budgeting | I2C interface active, GPIOs in output mode, repeater in FS mode with USB Asynchronous traffic. T <sub>A</sub> = -20°C to 85°C. | | | 75 | mW | | P <sub>HS_IOC</sub> | USB Audio ISOC High-speed | Maximum TX Vod/Maximum TX PE for both USB and eUSB2. Averaged over 8 ms and only 1 uFrame with data packet. Toff threshold = 1/32. Host Peripheral Mode. | | 35 | | mW | | P <sub>PD</sub> | Powered down | Device powered, RESETB=Low,<br>T <sub>A</sub> =25°C, (DP/DN Voltage ≤ VDD3V3). | | | 9 | μW | | P <sub>Disabled</sub> | Disabled | Device powered, I2C/GPIO interfaces functional but idle, repeater is disabled and put into the lowest power state and non-functional. T <sub>A</sub> =25°C, (DP/DN Voltage ≤ VDD3V3). | | 43 | 95 | μW | | P <sub>Detach</sub> | USB unconnected | I2C/GPIO interfaces idle, repeater is connected to a eUSB2 PHY and waiting for a USB attach event. T <sub>A</sub> = 25°C, (DP/DN Voltage ≤ VDD3V3) | | 43 | 85 | μW | | P <sub>Suspend</sub> | L2 Suspend (host mode) | I2C/GPIO interfaces idle, USB link is in L2, repeater is monitoring for a resume/ remote wake event. T <sub>A</sub> = 25°C, (DP/DN Voltage ≤ VDD3V3). In peripheral mode additional current is present due the DP pull up. | | 45 | 85 | μW | Product Folder Links: TUSB2E11 over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | P <sub>Sleep</sub> | L1 Sleep | I2C/GPIO interfaces idle, repeater is supporting a USB connection, USB link is in L1 (host exists L1 every 1 ms) and repeater is monitoring for a L1 exit event. T <sub>A</sub> = 25°C, (DP/DN Voltage ≤ VDD3V3) | | 2.3 | 5 | mW | | P <sub>LS_Active</sub> | Low Speed Active | I2C/GPIO interfaces idle, repeater in LS mode, maximum transition density. T <sub>A</sub> = 85°C. | | 7.2 | 24 | mW | | P <sub>FS1_Active</sub> | Full Speed Active (ASYNC Traffic) | I2C/GPIO interfaces idle, repeater in FS mode, maximum transition density. T <sub>A</sub> = 85°C. | | 45 | 80 | mW | | P <sub>FS2_Active</sub> | Full Speed Active (ISO Traffic) | I2C/GPIO interfaces idle, repeater in FS mode, maximum transition density. T <sub>A</sub> = 85°C. | | 9 | 24 | mW | | P <sub>HS_Idle_Host</sub> | High Speed Idle (Host mode) | L0.Idle. TA = 85°C. (Typical at 25°C). | | 26 | 70 | mW | | P <sub>HS_Idle_Periph</sub> | High Speed Idle (Peripheral mode) | L0.Idle. TA = 85°C. (Typical at 25°C). | | 108 | 200 | mW | | DIGITAL INP | UTS | | | | | | | V <sub>IH</sub> | High level input voltage | GPIO0, GPIO1, GPIO2 (1.2 V Variant) | 0.702 | | | V | | V <sub>IH</sub> | High level input voltage | GPIO0, GPIO1, GPIO2 (1.8 V Variant) | 1.053 | | | V | | V <sub>IL</sub> | Low-level input voltage | GPIO0, GPIO1, GPIO2 (1.2 V Variant | | | 0.462 | V | | $V_{IL}$ | Low-level input voltage | GPIO0, GPIO1, GPIO2 (1.8 V Variant | | | 0.693 | V | | $V_{IL}$ | Low-level input voltage | RESETB | | | 0.35 | V | | $V_{IH}$ | High level input voltage | RESETB | 0.75 | | | V | | I <sub>IH</sub> | High level input current | V <sub>IH</sub> = 1.98 V, VDD3V3=3.0 V or 0 V,<br>VDD1V8=1.62 V or 0 V<br>RESETB, GPIO0, GPIO1 | | | 0.5 | μΑ | | I <sub>IL</sub> | Low level input current | V <sub>IL</sub> = 0 V, VDD3V3=3.0 V or 0 V,<br>VDD1V8=1.62 V or 0 V<br>RESETB, GPIO0, GPIO1 | | | 0.5 | μA | | DIGITAL OUT | PUTS | | | , | | | | V <sub>OH</sub> | High level output voltage | GPIO0, GPIO1, GPIO2, push-pull I/O mode (I <sub>OH</sub> = 20 µA and maximum 3 pF C <sub>load)</sub> (1.2 V Variant) | 0.81 | | | V | | V <sub>OH</sub> | High level output voltage | GPIO0, GPIO1, GPIO2, push-pull I/O mode (I <sub>OH</sub> = 20 μA and maximum 3 pF C <sub>load)</sub> (1.8 V Variant) | 1.21 | | | V | | V <sub>OL</sub> | Low level output voltage | GPIO0, GPIO1, GPIO2, push-pull I/O mode (I <sub>OL</sub> = 1 mA) (1.2 V Variant) | | | 0.25 | V | | V <sub>OL</sub> | Low level output voltage | GPIO0, GPIO1, GPIO2, push-pull I/O mode (I <sub>OL</sub> = 1 mA) (1.8 V Variant) | | | 0.35 | V | | I <sub>OL_PP</sub> | Low level output current in push-pull mode | GPIO0, GPIO1, GPIO2 (1.2 V Variant),<br>VOL=0.4 V | 2.5 | 4 | 5.6 | mA | | I <sub>OL_PP</sub> | Low level output current in push-pull mode | GPIO0, GPIO1, GPIO2 (1.8 V Variant),<br>VOL=0.4 V | 4 | 6 | 8 | mA | | I <sub>OH_PP</sub> | High level output current in push-pull mode | GPIO0, GPIO1, GPIO2, push-pull I/O mode, VOH=0.9 V (1.2 V Variant) | 22 | | | μΑ | | I <sub>OH_PP</sub> | High level output current in push-pull mode | GPIO0, GPIO1, GPIO2, push-pull I/O mode, VOH=0.9 V (1.8 V Variant) | 50 | | | μΑ | | I2C (SDA, SC | L) | · · · · · · · · · · · · · · · · · · · | | | Į. | | | V <sub>IL</sub> | Low level input voltage, 1.2 V variant | SDA, SCL, V <sub>I2C Pullup</sub> = 1.08 V | | | 0.387 | V | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | V <sub>IL</sub> | Low level input voltage, 1.8 V variant | SDA, SCL, V_I2C_Pullup = 1.96 V | | | 0.588 | V | | V <sub>IH</sub> | High level output voltage, 1.2 V variant | SDA, SCL, V_I2C_Pullup = 1.08 V | 0.833 | , | | V | | / <sub>IH</sub> | High level output voltage, 1.8 V variant | SDA, SCL, V_I2C_Pullup = 1.96 V | 1.372 | | | V | | / <sub>HYS</sub> | Input hysteresis, 1.2 V variant | V <sub>I2C Pullup</sub> = 1.08 V | 0.020 | | | V | | V <sub>HYS</sub> | Input hysteresis, 1.8 V variant | V_I2C_Pullup = 1.96 V | 0.098 | | | V | | Ін | High level input leakage current | V <sub>IH</sub> = 1.98 V | | , | 0.5 | μΑ | | liL | Low level input leakage current | V <sub>IL</sub> = 0 V | | | 0.5 | μΑ | | V <sub>OL</sub> | Low level output voltage (1 k $\Omega$ pull up), 1.2 V variant | I <sub>OL</sub> = 2.5 mA, V_I2C_Pullup = 1.08 V | | | 0.2 | V | | V <sub>OL</sub> | Low level output voltage (1 kΩ pull up), 1.8V variant | I <sub>OL</sub> = 2.5 mA, V_I2C_Pullup = 1.96 V | | | 0.3 | ٧ | | l <sub>OL</sub> | Open drain drive strength, 1.2 V Variant | VOL = 0.4 V | 1.6 | 2.4 | 3.0 | mA | | l <sub>OL</sub> | Open drain drive strength, 1.8 V Variant | VOL = 0.4 V | 8 | 10 | 12.6 | mA | | UART I/O | | | | | | | | V <sub>OLI</sub> | Internal output low | Internal UART output (eDP/eDN) 1.2 V signalling | | | 0.1 | V | | V <sub>OHI</sub> | Internal output high | Internal UART output (eDP/eDN) 1.2 V signalling | 0.918 | | 1.32 | ٧ | | V <sub>ILI</sub> | Internal input low | Internal UART input (eDP/eDN) 1.2 V signalling | -0.1 | | 0.399 | V | | √ <sub>IHI</sub> | Internal input high | Internal UART input (eDP/eDN) 1.2 V signalling | 0.819 | | 1.386 | V | | / <sub>OLE</sub> | External output low | External UART output (DP/DN) 3.3 V signalling | 0 | | 0.3 | V | | $V_{OHE}$ | External output high | External UART output (DP/DN) 3.3 V signalling | 2.8 | | 3.6 | V | | $V_{ILE}$ | External input low | External UART input (DP/DN) 3.3 V signalling | | | 0.8 | V | | $V_{IHE}$ | External input high | External UART input (DP/DN) 3.3 V signalling | 2 | | | V | | JSB (DP, DI | N) | | | | · | | | Z <sub>inp_Dx</sub> | Impedance to GND, no pull up or pull down | Vin=3.6 V, V <sub>DD3V3</sub> =3.0 V, Input<br>Characteristics | 390 | | | kΩ | | C <sub>IO_Dx</sub> | Capacitance to GND | Measured with VNA at 240 MHz, Driver Hi-Z | | | 10 | pF | | R <sub>PUI</sub> | Bus pull-up resistor on upstream facing port (idle) | High-speed Device Speed Identification <sup>(1)</sup> | 0.92 | 1.1 | 1.475 | kΩ | | R <sub>PUR</sub> | Bus pull-up resistor on upstream facing port (receiving) | High-speed Device Speed Identification <sup>(1)</sup> | 1.525 | 2.2 | 2.99 | kΩ | | $R_{PD}$ | Bus pull-down resistor on downstream facing port | High-speed Device Speed Identification <sup>(1)</sup> | 14.35 | 19 | 24.6 | kΩ | | V <sub>HSTERM</sub> | Termination voltage in highspeed | The output voltage in the high-<br>speed idle state, <i>High-speed Input</i><br><i>Characteristics</i> <sup>(1)</sup> | -10 | | 10 | mV | | JSB TERMI | NATION | | | | | | | Z <sub>HSTERM_</sub> P | Driver Output Resistance (which also serves as high speed termination) | (VOH= 0 to 600 mV) Full-speed (12 Mb/s) Driver Characteristics <sup>(1)</sup> , Default, U_HS_TERM_Px setting 01 | 40.6 | 45 | 49.4 | Ω | | Z <sub>HSTERM_</sub> N | Driver Output Resistance (which also serves as high speed termination) | (VOH= 0 to 600 mV) Full-speed (12 Mb/s) Driver Characteristics <sup>(1)</sup> , Default, U_HS_TERM_Px setting 01 | 40.6 | 45 | 49.4 | Ω | | | ating free-air temperature range (unless PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------|------| | USB INPU | T LEVELS LS/FS | | | | | | | V <sub>IH</sub> | High (driven) | Receiver Characteristics <sup>(1)</sup> (measured at the connector) | 2 | | | V | | $V_{IHZ}$ | High (floating) | Receiver Characteristics <sup>(1)</sup> (HOST downstream port pull-down resistor enabled and external device pull up 1.5 $k\Omega \pm 5\%$ to 3.0-3.6 V) | 2.7 | | 3.6 | V | | V <sub>IL</sub> | Low | Receiver Characteristics <sup>(1)</sup> | | | 0.8 | V | | $V_{DI}$ | Differential Input Sensitivity (hysteresis is off) | (D+)-(D-) ; Differential Input Sensitivity<br>Range for Low-/full-speed <sup>(1)</sup> ; (measured<br>at connector) V <sub>CM</sub> =0.8 V to 2.0 V | | | 0.2 | V | | USB OUTF | PUT LEVELS LS/FS | | | | | | | V <sub>OL</sub> | Low | USB Driver Characteristics <sup>(1)</sup> , (measured at connector with RL of 1.425 k $\Omega$ to 3.6 V.) | 0 | | 0.3 | V | | V <sub>OH</sub> | High (Driven) | USB Driver Characteristics <sup>(1)</sup> , (measured at the connector with RL of 14.25 kΩ to GND. ) | 2.8 | | 3.6 | V | | Z <sub>FSTERM</sub> | Driver Series Output Resistance | USB Driver Characteristics <sup>(1)</sup> , measured it during VOL or VOH | 28 | | 44 | Ω | | V <sub>CRS2</sub> | Output Signal Crossover Voltage | Measured as in Data Signal Rise and Fall Time <sup>(1)</sup> , excluding the first transition from the Idle state. With external 1.5 $k\Omega$ pull up on DP to 3.0 V | 1.3 | | 2 | V | | V <sub>CRS</sub> | Output Signal Crossover Voltage | Measured as in <i>Data Signal Rise and</i> Fall Time <sup>(1)</sup> , excluding the first transition from the Idle state | 1.3 | | 2 | V | | USB INPU | T LEVELS HS | | | | <u> </u> | | | $V_{HSSQ}$ | High-speed squelch/no-squelch detection threshold | Full-/High-speed Signaling Level <sup>1)</sup> , specification refers to peak differential signal amplitude), measured at 240 MHz with increasing amplitude, U_SQUELCH_THRESHOLD_Px setting 011, V <sub>CM</sub> = -50 mV to 500 mV | 111 | 128 | 161 | mV | | $V_{HSSQ}$ | High-speed squelch/no-squelch detection threshold | Full-/High-speed Signaling Levels <sup>(1)</sup> , (specification refers to peak differential signal amplitude), measured at 240 MHz with increasing amplitude, U_SQUELCH_THRESHOLD_Px setting 100, V <sub>CM</sub> = -50 mV to 500 mV | 104 | 125 | 150 | mV | | $V_{HSDSC}$ | High-speed disconnect detection threshold | Full-/High-speed Signaling Levels <sup>(1)</sup> , (specification refers to differential signal amplitude). (HW Default), U_DISCONNECT_THRESHOLD_Px setting 0000, V <sub>CM</sub> =200 mV to 600 mV | 525 | 575 | 625 | mV | | V <sub>HSDSC</sub> | High-speed disconnect detection threshold | Full-/High-speed Signaling Levels <sup>(1)</sup> (specification refers to differential signal amplitude). (+25.6%), U_DISCONNECT_THRESHOLD_Px setting 1000, V <sub>CM</sub> =280 mV to 680 mV | 685 | 757 | 846 | mV | | EQ_ <sub>UHS</sub> | USB high-speed data receiver equalization, (measured indirectly through jitter) | 240 MHz, U_EQ_Px setting 000 | -0.37 | 0.06 | 0.57 | dB | over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | USB High-speed data receiver equalization, (measured indirectly through jitter) | 240 MHz, U_EQ_Px setting 010 | 0.62 | 1.09 | 1.57 | dB | | IT LEVELS HS | | | | | | | High-speed data signaling high | Full-/High-speed Signaling Levels <sup>(1)</sup> , measured single-ended peak voltage per USB 2.0 test measurement spec, U_HS_TX_AMPLITUDE_Px setting 0011, PE disabled, Test load is an ideal 45 Ω to GND on DP and DN | 360 | 400 | 440 | mV | | High-speed data signaling high | Full-/High-speed Signaling Levels <sup>(1)</sup> , measured single ended peak voltage per USB 2.0 test measurement spec, U_HS_TX_AMPLITUDE_Px setting 1100, PE disabled, Test load is an ideal 45 Ω to GND on DP and DN | 441 | 490 | 539 | mV | | High-speed data signaling swing | Measured p-p, 0%, U_HS_TX_AMPLITUDE_Px setting 0011, PE disabled, Test load is an ideal 45 Ω to GND on DP and DN. | 720 | 800 | 880 | mV | | High-speed data signaling swing | Measured p-p, 22.5%, U_HS_TX_AMPLITUDE_Px setting 1100, PE disabled,Test load is an ideal 45 Ω to GND on DP and DN. | 882 | 980 | 1078 | mV | | High-speed data signaling low, driver is off termination is on (measured single ended) | Full-/High-speed Signaling Levels <sup>(1)</sup> , PE disabled, test load is an ideal 45 $\Omega$ to GND on DP and DN. | -10 | | 10 | mV | | Host or hub chirp J level (differential voltage) | Full-/High-speed Signaling Levels <sup>(1)</sup> , (PE is disabled. swing setting has no impact but slew rate control has impact), Test load is an ideal 1.5 k $\Omega$ pull up on DP. | 700 | 900 | 1100 | mV | | Device chirp K level (differential voltage) | Full-/High-speed Signaling Levels <sup>(1)</sup> , (PE is disabled, swing setting has no impact but slew rate control has impact), Test load is an ideal 45 $\Omega$ to GND on DP and DN. | -900 | -760 | -500 | mV | | Host or hub Chirp K level (differential voltage) | Full-/High-speed Signaling Levels <sup>(1)</sup> , (PE is disabled. swing setting has no impact but slew rate control has impact), Test load is an ideal 1.5 k $\Omega$ pull up on DP. | -900 | -700 | -500 | mV | | High-speed TX pre-emphasis | U_HS_TX_PRE_EMPHASIS_Px setting 000, test load is an ideal 45 $\Omega$ to GND on DP and DN. | 0.25 | 0.5 | 0.75 | dB | | High-speed TX pre-emphasis | U_HS_TX_PRE_EMPHASIS_Px setting 100, test load is an ideal 45 $\Omega$ to GND on DP and DN. | 1.7 | 2.1 | 2.5 | dB | | High-speed TX pre-emphasis width | U_HS_TX_PE_WIDTH_Px setting 11 (measured with PE=2.5 dB setting of 101), Test load is an ideal 45 Ω to GND on DP and DN. | 0.54 | 0.65 | 0.77 | UI | | MINATION | | | | | | | High-speed transmit source termination impedance | High-Speed Tx Electrical Specification (2) | 33 | 40 | 47 | Ω | | High-speed source impedance mismatch | High-Speed Tx Electrical Specification (2) | | | 4 | Ω | | High-speed differential receiver termination (repeater) | High-Speed Rx Electrical Specification (2) | 74 | 80 | 86 | Ω | | | USB High-speed data receiver equalization, (measured indirectly through jitter) T LEVELS HS High-speed data signaling high High-speed data signaling swing High-speed data signaling swing High-speed data signaling low, driver is off termination is on (measured single ended) Host or hub chirp J level (differential voltage) Device chirp K level (differential voltage) Host or hub Chirp K level (differential voltage) Host or hub Chirp K level (differential voltage) High-speed TX pre-emphasis High-speed TX pre-emphasis High-speed TX pre-emphasis width MINATION High-speed source impedance mismatch High-speed differential receiver | USB High-speed data receiver equalization, (measured indirectly through jitter) T LEVELS HS Full-High-speed Signaling Levels <sup>(1)</sup> , measured single-ended peak voltage per USB 2.0 test measurement spec, U Hs TX AMPLITUDE. Px setting 0011, PE disabled, Test load is an ideal 45 Ω to GND on DP and DN. High-speed data signaling high | USB High-speed data receiver equalization, (measured indirectly through jittler) TLEVELS HS | USB High-speed data receiver equalization, (measured indirectly through jitter) T LEVELS HS Full-High-speed Signaling Levels", measured single-ended peak voltage per USB 2.0 test measurement spec, U, HS, TX, AMPLITUDE Px setting 0011, PE disabled, Test load is an ideal 45 Ω to GND on DP and DN. | USB High-speed data receiver equalization. (measured indirectly through jitter) 240 MHz, U_EQ_Px setting 010 0.62 1.09 1.57 | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | R <sub>PD</sub> | Pull-down resistors on eDP/eDN | Pull-down <sup>(2)</sup> , active during LS, FS and HS | 6 | 8 | 10 | kΩ | | R <sub>SRC_LSFS</sub> | Transmit output impedance | Low-Speed /Full-Speed DC<br>Specifications for 1.2 V ± 10% (2) , TX<br>output impedance | 28 | 44 | 59 | Ω | | $C_{IO_{eDx}}$ | Differential Capacitance | Measured with VNA at 240 MHz, Driver Hi-Z (VCM = 120 mV to 450 mV), measured differentially. | | 3.9 | 5.2 | pF | | eUSB2 FS/L | S INPUT LEVELS | | | | | | | V <sub>IL</sub> | Single-ended input low | Low-Speed /Full-Speed DC<br>Specifications for 1.2 V ± 10% (2) | -0.1 | | 0.399 | V | | V <sub>IL</sub> | Single-ended input low | Low-Speed /Full-Speed DC<br>Specifications for 1.0 V ± 10% (2) | -0.1 | | 0.332 | V | | V <sub>IH</sub> | Single-ended input high | Low-Speed /Full-Speed DC<br>Specifications for 1.2 V ± 10% (2) | 0.819 | | 1.386 | V | | V <sub>IH</sub> | Single-ended input high | Low-Speed /Full-Speed DC<br>Specifications for 1.0 V ± 10% (2) | 0.682 | | 1.1 | V | | V <sub>HYS</sub> | Receive single-ended hysteresis voltage | Low-Speed /Full-Speed DC<br>Specifications for 1.2 V ± 10% (2) | 43.2 | | | mV | | V <sub>HYS</sub> | Receive single-ended hysteresis voltage | Low-Speed /Full-Speed DC<br>Specifications for 1.0 V ± 10% (2) | 38 | | | mV | | USB2 FS/L | S OUTPUT LEVELS | | | | | | | V <sub>OL</sub> | Single-ended output low | Low-Speed /Full-Speed DC<br>Specifications for 1.2 V ± 10% (2) | | | 0.1 | V | | V <sub>OL</sub> | Single-ended output low | Low-Speed /Full-Speed DC<br>Specifications for 1.0 V ± 10% (2) | | | 0.1 | V | | V <sub>OH</sub> | Single-ended output high | Low-Speed /Full-Speed DC<br>Specifications for 1.2 V ± 10% (2) | 0.918 | | 1.32 | V | | V <sub>OH</sub> | Single-ended output high | Low-Speed /Full-Speed DC<br>Specifications for 1.0 V ± 10% (2) | 0.765 | | 1.1 | V | | USB2 HS I | NPUT LEVELS | | | | | | | V <sub>RX_CM</sub> | Receive DC common mode range (low) | High-Speed Rx Electrical<br>Specification (normative), low DC<br>common mode RX must tolerate | | | 120 | mV | | V <sub>RX_CM</sub> | Receive DC common mode range (high) | High-Speed Rx Electrical<br>Specification <sup>(2)</sup> (normative), high DC<br>common mode RX must tolerate | 280 | | | mV | | V <sub>CM_RX_AC</sub> | Receiver AC common mode (50 MHz–480 MHz) | High-Speed Rx Electrical Specification (2) (informative), across the DC commonmode range of 120 mV to 280 mV. (RX capability tested with intentional TX rise/fall time mismatch and prop delay mismatch) | -60 | | 60 | mV | | C <sub>RX_CM</sub> | Receive center-tapped capacitance | High-Speed Rx Electrical<br>Specification (2) (informative) | 15 | | 50 | pF | | V <sub>EHSSQ</sub> | Squelch/No-squelch detect threshold | High-Speed Rx Electrical Specification (2), (measured as differential peak voltage at 240 MHz with increasing amplitude) E_SQUELCH_THRESHOLD_Px setting 100, V <sub>CM</sub> = 120 mV to 450 mV | 60 | 81 | 97 | mV | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>EHSSQ</sub> | Squelch/No-squelch detect threshold | High-Speed Rx Electrical Specification (2), (measured as differential peak voltage at 240 MHz with increasing amplitude) E_SQUELCH_THRESHOLD_Px setting 110, V <sub>CM</sub> = 120 mV to 450 mV | 47 | 67 | 83 | mV | | EQ_EHS | eUSB2 high-speed data receiver equalization, (measured indirectly through jitter) | 240 MHz E_EQ_P1x setting 0000 | -0.2 | 0.34 | 0.73 | dB | | eUSB2 HS C | OUTPUT LEVELS | | | | | | | V <sub>EHSOD</sub> | Transmit differential (terminated) | Measured p2p, R <sub>L</sub> = $80 \Omega$ ,<br>E_HS_TX_AMPLITUDE_ Px setting<br>011, ideal $80 \Omega$ Rx differential<br>termination load | 378 | 420 | 462 | mV | | E_TXPE | High-speed TX Pre-emphasis | E_HS_TX_PRE_EMPHASIS_Px setting 000 | -0.2 | 0 | 0.2 | dB | | E_TX <sub>PE_UI</sub> | High-speed TX Pre-emphasis width | E_HS_TX_PE_WIDTH_Px setting 00 | 0.29 | 0.40 | 0.59 | UI | | V <sub>E_TX_CM</sub> | Transmit DC common mode | High-Speed Tx Electrical Specification (2) | 170 | | 230 | mV | <sup>(1)</sup> USB 2.0 Promoter Group 2000, USB 2.0 Specification USB 2.0 Promoter Group Product Folder Links: TUSB2E11 <sup>(2)</sup> USB Implementers Forum (2018). Embedded USB2 (eUSB2) Physical Layer Supplement to the USB Revision 2.0 Specification, Rev. 1.2 USB Implementers Forum ## 7.6 Switching Characteristics | | rating free-air temperature range PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------| | USB (DP. | DN), HS Driver Switching Charact | eristics | | | | | | T <sub>HSR</sub> | Rise time (10% – 90%) | Data Signal Rise and Fall, Eye Patterns <sup>(1)</sup> , U_HS_TX_SLEW_RATE_Px setting 11, ideal 45 Ω to GND loads on DP and DN, pre-emphasis disabled. | 530 | 625 | 740 | ps | | T <sub>HSF</sub> | Fall time (10% – 90%) | Data Signal Rise and Fall, Eye Patterns, U_HS_TX_SLEW_RATE_Px setting 11, ideal 45 Ω to GND loads on DP and DN, pre-emphasis disabled. | 530 | 625 | 740 | ps | | USB (DP, | DN), FS Driver Switching Charact | eristics | | | | | | T <sub>FR</sub> | Rise time (10% – 90%) | Data Signal Rise and Fall Time and Full-<br>speed Load <sup>(1)</sup> | 4 | | 20 | ns | | T <sub>FF</sub> | Fall time (10% – 90%) | Data Signal Rise and Fall Time and Full-<br>speed Load (1) | 4 | | 20 | ns | | T <sub>FRFM</sub> | (T <sub>FR</sub> /T <sub>FM</sub> ) | Data Signal Rise and Fall, Eye Patterns (1), excluding the first transition from the Idle state | 90 | | 111.1 | % | | USB (DP, | DN), LS Driver Switching Charact | eristics | | | | | | T <sub>LR</sub> | Rise time (10% – 90%) | Data Signal Rise and Fall Time and Full-<br>speed Load (1) | 75 | | 300 | ns | | T <sub>LF</sub> | Fall time (10% – 90%) | Data Signal Rise and Fall Time and Full-<br>speed Load <sup>(1)</sup> | 75 | | 300 | ns | | eUSB2 (e | DP, eDN), HS Driver Switching Ch | aracteristics | | | | | | T <sub>EHSRF</sub> | Rise/fall time (20% – 80%) | Full-Speed/Low-Speed Electrical Specification (2), ideal 80 Ω Rx differential termination E_HS_TX_SLEW_RATE_Px setting = 01 | 355 | 440 | 525 | ps | | T <sub>EHSRF_</sub> M<br>M | Transmit rise/fall mismatch | Full-Speed/Low-Speed Electrical Specification (2), rise/fall mismatch = absolute delta of (rise – fall time) / (average of rise and fall time). | | | 25 | % | | eUSB2 (e | DP, eDN), LS/FS Driver Switching | Characteristics | | | | | | T <sub>ERF</sub> | Rise/fall time (10% – 90%) | Low-Speed /Full-Speed DC Specifications for 1.2 V ± 10% (2) | 2 | | 6 | ns | | T <sub>ERF_MM</sub> | Transmit rise/fall mismatch | Low-Speed /Full-Speed DC Specifications for 1.2 V ± 10% (2) | | | 25 | % | | I2C (SDA | | | | | | | | T <sub>r</sub> | Rise time (STD) | Bus Speed = 100 kHz, $C_L$ = 200 pF, $R_{PU}$ = 4 k $\Omega$ , $I_{OL}$ $\cong$ 1 mA | 600 | | | ns | | T <sub>r</sub> | Rise time (FM) | Bus Speed = 400 kHz, $C_L$ = 200 pF, $R_{PU}$ = 2.2 k $\Omega$ , $I_{OL} \cong$ 2 mA | 180 | | | ns | | T <sub>r</sub> | Rise time (FM+) | Bus Speed = 1 MHz, $C_L$ = 10 pF, $R_{PU}$ = 1 $k\Omega$ , $I_{OL}$ $\cong$ 4 mA | 72 | | | ns | | T <sub>r</sub> | Rise time (STD) | Bus Speed = 100 kHz, $C_L$ = 200 pF, $R_{PU}$ = 4 k $\Omega$ , $I_{OL}$ $\cong$ 2 mA | | | 1000 | ns | | T <sub>r</sub> | Rise time (FM) | Bus Speed = 400 kHz, $C_L$ = 200 pF, $R_{PU}$ = 1 k $\Omega$ , $I_{OL} \cong$ 8 mA | | | 300 | ns | | T <sub>r</sub> | Rise time (FM+) | Bus Speed = 1 MHz, $C_L$ = 50 pF, $R_{PU}$ = 1 $k\Omega$ , $I_{OL} \cong 4$ mA | | | 120 | ns | | T <sub>f</sub> | Fall time (STD) | Bus Speed = 100 kHz, $C_L$ = 200 pF, $R_{PU}$ = 2.2 kΩ, $I_{OL}$ ≅ 4 mA | | | 106.5 | ns | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------|---------------------------------------------------------------------------------------|-----|-----|-------|------| | T <sub>f</sub> | Fall time (FM) | Bus Speed = 400 kHz, $C_L$ = 200 pF, $R_{PU}$ = 1 k $\Omega$ , $I_{OL}$ $\cong$ 8 mA | | | 106.5 | ns | | T <sub>f</sub> | Fall time (FM+) | Bus Speed = 1 MHz, $C_L$ = 90 pF, $R_{PU}$ = 1 $k\Omega$ , $I_{OL} \cong 8$ mA | | | 81.5 | ns | | T <sub>f</sub> | Fall time (STD) | Bus Speed = 100 kHz, $C_L$ = 10 pF, $R_{PU}$ = 4 k $\Omega$ , , $I_{OL}$ $\cong$ 2 mA | 6.5 | | | ns | | T <sub>f</sub> | Fall time (FM) | Bus Speed = 400 kHz, $C_L$ = 10 pF, $R_{PU}$ = 2.2 k $\Omega$ , $I_{OL}$ $\cong$ 4 mA | 6.5 | | | ns | | T <sub>f</sub> | Fall time (FM+) | Bus Speed = 1 MHz, $C_L$ = 10 pF, $R_{PU}$ = 1 $k\Omega$ , $I_{OL} \cong 8$ mA | 6.5 | | | ns | <sup>(1)</sup> USB 2.0 Promoter Group 2000, USB 2.0 Specification USB 2.0 Promoter Group Product Folder Links: TUSB2E11 <sup>(2)</sup> USB Implementers Forum (2018). Embedded USB2 (eUSB2) Physical Layer Supplement to the USB Revision 2.0 Specification, Rev. 1.2 USB Implementers Forum ## 7.7 Timing Requirements | | | MIN | NOM | MAX | UNIT | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | /O TIMING | | | | | | | t_ <sub>GPIO_PW</sub> | Minimum GPIO pulse width for interrupt event | 8 | | | μs | | RESET TIM | ING | | | | | | t_VDD1V8_RA<br>MP | Ramp time for VDD1V8 to reach minimum 1.62 V | | | 2 | ms | | t_VDD3V3_RA<br>MP | Ramp time for VDD3V3 to reach minimum 3.0 V | | | 2 | ms | | t_aRESETB | Duration for RESETB to be asserted low to complete reset while powered | 10 | | | us | | RH_READY | Time for the device to be ready to accept RAP and $I^2C$ requests and eUSB2 interface to be ready after RESETB is de-asserted or (VDD1V8 and VDD3V3) reach the minimum recommended voltages, whichever is later. | | | 3 | ms | | RS_READY | Time for the device to be ready to accept RAP and I2C requests and eUSB2 interface to be ready after a soft reset through I <sup>2</sup> C. | | | 350 | μs | | REPEATER | TIMING | | | | | | T <sub>J1E</sub> | Total additive jitter for eUSB2 to USB 2.0 (output jitter – input jitter) of the repeater. | | 20 | 42 | ps | | T <sub>J1I</sub> | Total additive jitter for USB 2.0 to eUSB2 (output jitter – input jitter) of the repeater. | | 17 | 42 | ps | | T <sub>e_to_U_DJ1</sub> | eUSB2 to USB 2.0 repeater FS jitter to next transition (Per Low-Speed / Full-Speed DC Specifications for 1.2 V $\pm$ 10% <sup>(1)</sup> condition for supply and GND delta). | -6.0 | | +6.0 | ns | | T <sub>U_to_e_DJ1</sub> | USB 2.0 to eUSB2 repeater FS jitter to next transition (Per Low-Speed / Full-Speed DC Specifications for 1.2 V $\pm$ 10% <sup>(1)</sup> condition for supply and GND delta). | -3.0 | | +3.0 | ns | | T <sub>DJ2_e2U</sub> | repeater FS paired transition jitter in eUSB2 to USB 2.0 direction (relaxed relative to THDJ2 defined by USB 2.0 $\pm$ 1 ns). eUSB2 in 1.2 V signaling mode. | -1.5 | | +1.5 | ns | | T <sub>DJ2_U2e</sub> | repeater FS paired transition jitter in USB 2.0 to eUSB2 direction (relaxed relative to THDJ2 defined by USB 2.0 $\pm$ 1 ns). eUSB2 in 1.2 V signaling mode. | -1.5 | | +1.5 | ns | | MODE TIMI | NG | | | · | | | T <sub>MODE_SWI</sub><br>TCH | Time needed to change mode from UART bypass mode to and from USB mode | | | 1 | μs | | T <sub>UART_STAR</sub><br>T | Time needed to start transmitting UART data, post toggling GPIO0 to '0' when in UART strap mode (SCL=1, SDA=0 at power-up) | | | 2 | ms | | I2C (FM+) | | | | | | | t <sub>su_sta</sub> | Start setup time, SCL ( $T_f$ =72 ns $-$ 120 ns), SDA ( $T_f$ =6.5 ns $-$ 81.5 ns), 1 MHz FM+ | 260 | | | ns | | t <sub>su_sto</sub> | Stop setup time, SCL ( $T_r$ =72 ns $-120$ ns), SDA ( $T_f$ =6.5 ns $-$ 81.5 ns), 1 MHz FM+ | 260 | | | ns | | thd_sta | Start hold time, SCL ( $T_r$ =72 ns $-$ 120 ns), SDA ( $T_f$ =6.5 ns $-$ 81.5 ns), 1 MHz FM+ | 260 | | | ns | | t <sub>su_dat</sub> | Data input or false start/stop, setup time, SCL ( $T_r$ =72 ns $-$ 120 ns), SDA ( $T_f$ =6.5 ns $-$ 81.5 ns), 1 MHz FM+ | 50 | | | ns | | t <sub>HD_DAT</sub> | Data input or False start/stop, hold time, SCL ( $T_r$ =72 ns $-$ 120 ns), SDA ( $T_f$ =6.5 ns $-$ 81.5 ns), 1 MHz FM+ | 0 | | | ns | | t <sub>VD_DAT,</sub><br>t <sub>VD_ACK</sub> | SDA output delay, SCL ( $T_r$ =72 ns $-$ 120 ns), SDA ( $T_f$ =6.5 ns $-$ 81.5 ns), 1 MHz FM+ | 20 | | 450 | ns | | HD_DAT_SL | Data hold time when device is transmitting | 6.67 | | | ns | | SP | Glitch width suppressed | 50 | | 91 | ns | | t <sub>BUF</sub> | Bus free time between a STOP and START condition (Master minimum spec that device must tolerate) | 0.5 | | | μs | | | | MIN | NOM | MAX | UNIT | |---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | t <sub>LOW</sub> | Low period for SCL clock (minimum spec that device must tolerate) | 0.5 | | | μs | | t <sub>HIGH</sub> | HIgh period for SCL clock (minimum spec that device must tolerate) | 0.26 | | | μs | | I2C (FM) | | | | | | | t <sub>SU_STO</sub> | Stop setup time, SCL ( $T_r$ =180 ns $-$ 300 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 400 kHz FM | 600 | | | ns | | t <sub>HD_STA</sub> | Start hold time, SCL (Tr=180 ns - 300 ns), SDA (Tf=6.5 ns - 106.5 ns), 400 kHz FM | 600 | | | ns | | t <sub>SU_STA</sub> | Start setup time, SCL ( $T_r$ =180 ns $-$ 300 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 400 kHz FM | 600 | | | ns | | t <sub>SU_DAT</sub> | Data input or false start/stop, setup time, SCL ( $T_r$ =180 ns $-$ 300 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 400 kHz FM | 100 | | | ns | | t <sub>HD_DAT</sub> | Data input or false start/stop, hold time, SCL ( $T_r$ =180 ns $-$ 300 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 400 kHz FM | 0 | | | ns | | t <sub>VD_DAT,</sub><br>t <sub>VD_ACK</sub> | SDA output delay, SCL ( $T_{\rm f}$ =180 ns $-$ 300 ns), SDA ( $T_{\rm f}$ =6.5 ns $-$ 106.5 ns), 400 kHz FM | 20 | | 900 | ns | | t <sub>HD_DAT_SL</sub> | Data hold time when device is transmitting | 13.5 | | | ns | | t <sub>SP</sub> | Glitch width suppressed | 50 | | 91 | ns | | t <sub>BUF</sub> | Bus free time between a STOP and START condition (minimum spec that device must tolerate) | 1.3 | | | μs | | t <sub>LOW</sub> | Low period for SCL clock (minimum spec that device must tolerate) | 1.3 | | | μs | | t <sub>HIGH</sub> | HIgh period for SCL clock (Master minimum spec that device must tolerate) | 0.6 | | | μs | | I2C (STD) | | | | | | | t <sub>SU_STO</sub> | Stop setup time, SCL ( $T_r$ =600 ns $-$ 1000 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 100 kHz STD | 4 | | | μs | | t <sub>HD_STA</sub> | Start hold time, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 4 | | | μs | | t <sub>SU_STA</sub> | Start setup time, SCL ( $T_r$ =600 ns $-$ 1000 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 100 kHz STD | 4.7 | | | μs | | t <sub>SU_DAT</sub> | Data input or false start/stop, setup time, SCL ( $T_r$ =600 ns – 1000 ns), SDA ( $T_f$ =6.5 ns – 106.5 ns), 100 kHz STD | 250 | | | ns | | t <sub>HD_DAT</sub> | Data input or false start/stop, hold time, SCL ( $T_r$ =600 ns $-$ 1000 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 100 kHz STD | 5 | | | μs | | t <sub>VD_DAT,</sub><br>t <sub>VD_ACK</sub> | SDA output delay, SCL ( $T_r$ =600 ns $-$ 1000 ns), SDA ( $T_f$ =6.5 ns $-$ 106.5 ns), 100 kHz STD | | | 3.45 | μs | | t <sub>HD_DAT_SL</sub> | Data hold time when device is transmitting | 13.5 | | | ns | | t <sub>SP</sub> | Glitch width suppressed | 50 | | 91 | ns | | t <sub>BUF</sub> | Bus free time between a STOP and START condition (minimum spec that device must tolerate) | 4.7 | | | μs | | t <sub>LOW</sub> | Low period for SCL clock (minimum spec that device must tolerate) | 4.7 | | | μs | | t <sub>HIGH</sub> | HIgh period for SCL clock (minimum spec that device must tolerate) | 4.0 | | | μs | <sup>(1)</sup> USB Implementers Forum (2018). Embedded USB2 (eUSB2) Physical Layer Supplement to the USB Revision 2.0 Specification, Rev. 1.2 USB Implementers Forum Product Folder Links: TUSB2E11 # 7.8 Typical Characteristics TJ1E is for egress direction from eUSB2 to USB and TJ1I is for ingress direction from USB to eUSB2 Figure 7-1. Total Additive Jitter (Typical) #### 7.9 Parameter Measurement Information Figure 7-2. USB 2.0 TX Output (Egress) Jitter, Eye Mask Test Setup Figure 7-3. eUSB2 TX Output (Ingress) Jitter, Eye Mask Test Setup ## 8 Detailed Description #### 8.1 Overview The TUSB2E11 is an eUSB2 to USB 2.0 repeater that resides between the SoC with an eUSB2 port and an external connector that supports USB 2.0. It can be configured by the register access protocol (RAP) or through the I<sup>2</sup>C. The repeater is configurable as either a host or device repeater (DRD repeater). I<sup>2</sup>C port supports up to 1 MHz (fast mode plus) for internal register access. A subset of internal registers can be accessed through the register access protocol. Simultaneous register access using RAP and through the I<sup>2</sup>C is supported with RAP having priority over I<sup>2</sup>C. To power up in I<sup>2</sup>C mode, both SDA and SCL should have pull-up resistors to appropriate I<sup>2</sup>C bus voltage. GPIO2 output pin can be configured to provide an active low open drain or selectable active low or active high push-pull level sensitive interrupt output to the SoC. ### 8.2 Functional Block Diagram Figure 8-1. Functional Block Diagram #### 8.3 Feature Description TUSB2E11 is an USB compliant eUSB2 to USB 2.0 repeater supporting both device and host modes. Both USB and eUSB2 offer fully tunable TX and RX through I<sup>2</sup>C. Additionally, USB TX and RX can be tuned when I<sup>2</sup>C is not used. #### 8.4 Device Functional Modes #### 8.4.1 Repeater Mode Upon de-assertion of RESETB or software reset and after $t_{RH\_READY}$ or $t_{RS\_READY}$ , TUSB2E11 will enable and enter the default state and be ready to accept eUSB2 packets, RAP, and $t^2C$ requests. The repeater will either be in host repeater mode or peripheral repeater mode depending on the receipt of either host mode enable or peripheral mode enable. When TUSB2E11 is repeating high-speed packets, either from eUSB2 to USB 2.0 or from USB 2.0 to eUSB2, up to 4UI (may include partial UI) of HS SOP could be truncated. This is the same as a standard USB 2.0 HUB operating in high speed mode which could truncate up to 4UI. When TUSB2E11 is repeating high-speed packets from eUSB2 to USB 2.0, up to 1.6UI of random dribble bits (may include partial UI) could be introduced after HS EOP. This is the less than a standard USB 2.0 HUB operating in high speed mode which could have up to 4UI of random dribble bits. When TUSB2E11 is repeating high-speed packets from USB 2.0 to eUSB2, up to 5UI of random dribble bits (may include partial UI) could be introduced after HS EOP. This is more than a standard USB 2.0 HUB operating in high speed mode which could have up to 4UI of random dribble bits. eDSPr/eUSPr receiving eUSB2 high-speed packets should ignore 5UI of dribble bits after detecting no stuffed bit insertion indicating HS EOP. Table 8-1. Number of Hubs Supported with Host and Peripheral Repeater | Number of eUSB2<br>Repeaters | Number of Hubs<br>Operating at HS | Number of Hubs<br>Operating at FS | | |------------------------------|-----------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 1 | 4 | 2 | Number of hubs operating at FS is reduced due to | | 2 | 3 | 1 | T <sub>e_to_U_DJ1</sub> and T <sub>RJR1</sub> . Number of hubs operating at HS is reduced due to 2 3 1 SOP truncation and EOP dribble | | 0 | 5 | 5 | non-eUSB2 system for reference | #### 8.4.2 Power Down Mode RESETB could be used as a power down pin when asserted low. Power down mode will put TUSB2E11 in lowest power mode. #### 8.4.3 Disabled Mode The repeater could be disabled by setting DISABLE bit through the I<sup>2</sup>C. #### 8.4.4 UART Mode In I<sup>2</sup>C mode GPIO0 will default to being an enable control for Carkit UART mode. GPIO0 is an active low signal to enable Carkit UART mode. GPIO0 is intended to be controlled through APU or SoC. When APU or SoC is not powered on or the firmware has not been loaded, the GPIO0 will be low, enabling the UART mode to allow APU or SoC debug interface to be accessed through the USB port. Default Carkit UART direction is DP $\rightarrow$ eDP (RX) and eDN $\rightarrow$ DN (TX). On the rising edge of GPIO0, followed by $T_{MODE\_SWITCH}$ , TUSB2E11 will enable and enter default state and be ready to accept eUSB2 port reset, configuration or RAP. The repeater mode will be configured as host or peripheral depending on the eUSB2-defined configuration received from eUSBr and acknowledged by the repeater. UART mode enable is controlled through GPIO0 after power up. This can be changed through UART\_use\_bit1\_P1 bit in UART-PORT1 register, so UART mode enable could be controlled through a register instead of GPIO0. #### 8.4.5 Auto-Resume ECR Optional host repeater auto-resume is supported by TUSB2E11 in L1/L2 by driving Resume K at D+/D- until SOResume is received from eDSPr. In addition, TUSB2E11 eUSPh will hold Remote Wake line state until SORresume is received from eDSPr. This auto-resume feature provides host controller extra time to exit low power state and issue SOResume while TUSB2E11 UDSP drives resume within 1 ms (TURSM) hub resume timing requirement. To take advantage of this low power feature, host controller shall implement low power mechanism to detect wake on eDSPr lines while host controller is in low power state. This auto-resume is not needed if host controller is capable of initiating SOResume within 1 ms of detecting Remote Wake on eDSPr. This auto-resume is enabled by default but can be disabled via bit 6 of register 0x78. This auto-resume ECR mode is disabled when L2 interrupt mode is enabled. When L2 interrupt mode is enabled, resume K at D+/D- is still driven when Remote wake is detected on UDSP but eUSPh will be held at SE0 instead of in Remote Wake state. See the *L2 State Interrupt Modes* section for more details. Figure 8-2. Timing Diagram for Auto-Resume for HS/FS #### 8.4.6 L2 State Interrupt Modes To prevent signaling on eUSB2 while the eDSP is powered off, both L2 remote wake interrupt and disconnect event interrupt modes should be enabled. The special remote wake sequence when L2 remote wake interrupt mode is enabled. - System enables interrupt USB REMOTE WAKE P1. - Repeater is in host mode and has received a CM.L2. - Repeater detects wake on USB 2.0 - Repeater asserts interrupt. - Repeater reflects resume on USB 2.0, but does not signal wake on eUSB2. - Repeater waits for eDSPr to signal start of resume with no intervening configuration, connect, or reset sequence. - Repeater and eDSP follow normal eUSB2 protocol to signal resume starting and ending in L0. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback Figure 8-3. Timing Diagram for Wake Interrupt for HS/FS The special wake on disconnect sequence when disconnect event interrupt mode is enabled - System enables interrupt USB DISCONNECT P1. - Repeater is in host mode and has received a CM.L2. - Repeater detects SE0 for disconnect on USB 2.0. - Repeater asserts interrupt. - Interrupt must be cleared prior to eDSPr reinitializing TUSB2E11 as a host. - Repeater does not signal or report USB 2.0 SE0 on eUSB2. - Repeater waits for eDSPr to power up, which starts with port reset announcement. - Repeater and eDSP follow normal eUSB2 protocol, ending in unconnected state of host mode. Figure 8-4. Timing Diagram for Disconnect Interrupt for HS/FS #### 8.4.7 Attach Detect Interrupt Mode When attach event detect is enabled TUSB2E11 will issue an interrupt event instead of signaling attach on eUSB2. - System enables interrupt USB\_DETECT\_ATTACH\_P1. Interrupt has to be enabled prior to any connect event. - · Repeater is in host mode. - Repeater detects attach on USB 2.0. - Repeater debounces attach for 60 µs and asserts interrupt instead of signaling attach on eUSB2. - Interrupt must be disbled prior to eDSPr reinitializing as a host to process attach through normal mechanism. Figure 8-5. Timing Diagram for Attach Detect Interrupt for HS/FS #### 8.4.8 GPIO Mode #### **GPIO0** GPIO0 pin will be in input mode at power up, will be sampled during reset. GPIO0 defaults to active low UART mode (bypass mode) enable control after power up. This can be changed through the UART\_use\_bit1\_P1 bit in UART-PORT1 register, so GPIO0 can be repurposed. Refer to UART Mode. GPIO0 pin can be configured to be input or output mode through the I<sup>2</sup>C register write. Output event is selected through the I<sup>2</sup>C register. Refer to *GPIO0\_CONFIG register* for more information. GPIO0 input status change can be reported through the GPIO2 as an interrupt if enabled through the I<sup>2</sup>C. Status change trigger can be programmed to be edge trigger or level trigger through the I<sup>2</sup>C. GPIO0 pin in output mode will default to open drain output but can be configured to be push-pull output. GPIO0 pin can drive up to 3 pF loads when in push-pull mode. GPIO0 pin will revert back to input upon RESETB assert, de-assert, or soft reset. In non I<sup>2</sup>C mode, GPIO0 is used for USB PHY tuning. #### GPI01 GPIO1 pin will be in input mode at power up, will be sampled during reset. GPIO1 will be configured as an enable control for battery charger detection in repeater default state if DEFAULT\_STATE\_BC\_P1 is set to 0x01 through the BC\_CONTROL register. GPIO1 pin can be configured to be input or output mode through the I<sup>2</sup>C register write. Output event is selected through the I<sup>2</sup>C register. Refer to GPIO1 CONFIG register. GPIO1 input status change can be reported through the GPIO2 as an interrupt if enabled through the I<sup>2</sup>C. Status change trigger can be programmed to be edge trigger or level trigger through the I<sup>2</sup>C. GPIO1 pin in output mode will default to open drain output but can be configured to be push-pull output. GPIO1 pin can drive up to 3 pF loads when in push-pull mode. GPIO1 pin will revert back to input upon RESETB assert, de-assert, or soft reset. In non I<sup>2</sup>C mode, GPIO1 is used for USB PHY tuning. #### GPIO2 GPIO2 pin will default to open drain interrupt (INT) active low output at power up but can be programmed through the I<sup>2</sup>C to be a push-pull output. In push-pull mode, it can be programmed to be either active high or active low. Interrupt output will be level sensitive interrupt. Trigger events can be selected through the I<sup>2</sup>C. Connect GPIO2 to APU to use interrupt functions and a pull-up resistor (open drain mode). GPIO2 interrupt output can be configured through the INT ENABLE and INT STATUS registers. GPIO2 can be configured as battery charger detect indicator instead of the interrupt output through the BC\_CONTROL register. In non I<sup>2</sup>C mode, GPIO2 is used for USB PHY tuning. #### 8.4.9 USB 2.0 High-Speed HOST Disconnect Detection USB 2.0 specification does not specify high-speed output differential swing VOD during disconnect without external load. Only chirp level and HS host disconnect threshold are specified. Specification implicitly assumes high-speed output differential swing V<sub>OD</sub> will double during disconnect. However, the high-speed output differential swing during disconnect depends on the USB 2.0 TX output swing and pre-emphasis setting as the common mode voltage increase will saturate the output swing level and might not double. HS host disconnect threshold shall be adjusted to provide the most margin to avoid false disconnect as well as failure to detect a disconnect. See Table 8-2. Table 8-2. Recommended USB 2.0 High-speed HOST Disconnect Thresholds per USB HSTX Amplitude and Pre-Emphasis | and Fre-Emphasis | | | | | | | | | | |-------------------------------|-------------|------------------------|-------------|-------------|-------------|-------------|--|--|--| | | | USB HS TX Pre-Emphasis | | | | | | | | | USB HS TX<br>Amplitude (Vp-p) | 0.5 dB (0h) | 0.9 dB (1h) | 1.2 dB (2h) | 1.7 dB (3h) | 2.1 dB (4h) | 2.5 dB (5h) | | | | | 740 mV (0h ) | 545 mV (1h) | 545 mV (1h) | 545 mV (1h) | 545 mV (1h) | 545 mV (1h) | 545 mV (1h) | | | | | 760 mV (1h ) | 565 mV (2h) | 565 mV (2h) | 565 mV (2h) | 565 mV (2h) | 565 mV (2h) | 565 mV (2h) | | | | | 780 mV (2h ) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | | | | | 800 mV (3h ) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | 585 mV (3h) | | | | | 820 mV (4h ) | 605 mV (4h) | 605 mV (4h) | 605 mV (4h) | 605 mV (4h) | 605 mV (4h) | 605 mV (4h) | | | | | 840 mV (5h ) | 625 mV (5h) | 625 mV (5h) | 625 mV (5h) | 625 mV (5h) | 625 mV (5h) | 625 mV (5h) | | | | | 860 mV (6h ) | 645 mV (6h) | 645 mV (6h) | 645 mV (6h) | 645 mV (6h) | 625 mV (5h) | 625 mV (5h) | | | | | 880 mV (7h ) | 645 mV (6h) | 645 mV (6h) | 645 mV (6h) | 645 mV (6h) | 645 mV (6h) | 645 mV (6h) | | | | | 900 mV (8h ) | 665 mV (7h) | 665 mV (7h) | 665 mV (7h) | 665 mV (7h) | 665 mV (7h) | 645 mV (6h) | | | | | 920 mV (9h ) | 685 mV (8h) | 685 mV (8h) | 685 mV (8h) | 665 mV (7h) | 665 mV (7h) | 665 mV (7h) | | | | | 940 mV (Ah ) | 685 mV (8h) | 685 mV (8h) | 685 mV (8h) | 685 mV (8h) | 665 mV (7h) | 665 mV (7h) | | | | | 960 mV (Bh ) | 705 mV (9h) | 705 mV (9h) | 705 mV (9h) | 685 mV (8h) | 685 mV (8h) | 665 mV (7h) | | | | | 980 mV (Ch ) | 725 mV (Ah) | 705 mV (9h) | 705 mV (9h) | 705 mV (9h) | 685 mV (8h) | 685 mV (8h) | | | | | 1000 mV (Dh ) | 725 mV (Ah) | 725 mV (Ah) | 705 mV (9h) | 705 mV (9h) | 685 mV (8h) | 685 mV (8h) | | | | | 1020 mV (Eh ) | 725 mV (Ah) | 725 mV (Ah) | 725 mV (Ah) | 705 mV (9h) | 705 mV (9h) | 685 mV (8h) | | | | | 1040 mV (Fh ) | 745 mV (Bh) | 725 mV (Ah) | 725 mV (Ah) | 705 mV (9h) | 705 mV (9h) | 685 mV (8h) | | | | ### 8.5 Manufacturing Test Modes Below test procedures show how to use I<sup>2</sup>C to enter test modes to perform continuity test of DP/DM during manufacturing or debug. During this mode the TUSB2E11 will not operate as a repeater. Product Folder Links: TUSB2F11 Submit Document Feedback #### 8.5.1 USB DP Test Procedure I<sup>2</sup>C Commands to use DP pull-up to test DP/DM continuity: Enable GPIOs and DP Pull-up: h00, hA0 <-set gpio0 to push-pull output mode h40, hA0 <-set gpio1 to push-pull output mode hD5, h28 hD6, h04 hD7, h10 <-DP pull-up is now on hCE, h18 hDC, h15 <-muxes DP / DM status onto GPIO lines Status Readback Check: h00 = hA0 <-DM status on bit 4 (normal, DM low) h40 = hB0 <-DP status on bit 4 (normal, DP high) h00 = hB0 <-DM status on bit 4 (DP + DM shorted together) h40 = hA0 <-DP status on bit 4 (DP shorted to ground) Exit Test Mode: hB2, h80 <-soft reset (end test) #### 8.5.2 USB DM Test Procedure I<sup>2</sup>C Commands to use DM pull-up to test DP/DM continuity: Enable GPIOs and DM Pull-up: h00, hA0 <-set gpio0 to push-pull output mode h40, hA0 <-set gpio1 to push-pull output mode hD5, h28 hD6, h04 hD7, h08 <-DM pull-up is now on hCE, h18 hDC, h15 <-mux DP / DM status onto GPIO lines Status Readback Check: h00 = hB0 <-DM status on bit 4 (normal, DM high) h40 = hA0 <-DP status on bit 4 (normal, DP low) h40 = hB0 <-DP status on bit 4 (DP + DM shorted together) h00 = hA0 <-DM status on bit 4 (DM shorted to ground) Exit Test Mode: hB2, h80 <-soft reset (end test) ## 8.6 I<sup>2</sup>C Target Interface I<sup>2</sup>C target interface enables access to internal registers by the system application processor. The primary function of the interface is to enable configuring various PHY parameters, controlling the GPIO pins, and enabling USB-BC functions. TUSB2E11 repeater functions will operate upon power up without requiring I<sup>2</sup>C configuration. TUSB2E11 has I<sup>2</sup>C 7-bit target address of 0x3E. 8-bit address of Write: 0x7C and Read: 0x7D. I<sup>2</sup>C default target address could be changed at the factory through one time programming. I<sup>2</sup>C drive strength could be changed through the I<sup>2</sup>C. Table 8-3. Recommended I<sup>2</sup>C Drive Strength for I<sup>2</sup>C Bus Speed, Bus Pull Up and Bus Capacitance | I <sup>2</sup> C FM+ (1 MHz Max) | I <sup>2</sup> C drive strength (I <sub>OL</sub> ) selection | | | | | | |----------------------------------|--------------------------------------------------------------|--------|------|------|--|--| | | I2C bus pull up R <sub>PU</sub> | | | | | | | C(bus) pF | 1 kΩ | 2.2 kΩ | 4 kΩ | 7 kΩ | | | | 10-50 | ≅8 mA | ≅4 mA | N/A | N/A | | | | 10-90 | ≅8 mA | N/A | N/A | N/A | | | | 10-150 | N/A | N/A | N/A | N/A | | | | 10-200 | N/A | N/A | N/A | N/A | | | | I <sup>2</sup> C FM (400kHz Max) | I <sup>2</sup> C drive strength (I <sub>OL</sub> ) selection | | | | | | |----------------------------------|--------------------------------------------------------------|--------|-------|------|--|--| | | I <sup>2</sup> C bus pull up R <sub>PU</sub> | | | | | | | C(bus) pF | 1 kΩ | 2.2 kΩ | 4 kΩ | 7 kΩ | | | | 10-50 | ≅8 mA | ≅4 mA | ≅2 mA | N/A | | | | 10-90 | ≅8 mA | ≅4 mA | N/A | N/A | | | | 10-150 | ≅8 mA | ≅8 mA | N/A | N/A | | | | 10-200 | ≅8 mA | N/A | N/A | N/A | | | | I <sup>2</sup> C STD (100 kHz Max) | I <sup>2</sup> C drive strength (I <sub>OL</sub> ) selection | | | | | | | |------------------------------------|--------------------------------------------------------------|----------------------------------------------|-------|-------|--|--|--| | | | I <sup>2</sup> C bus pull up R <sub>PU</sub> | | | | | | | C(bus) pF | 1 kΩ | 2.2 kΩ | 4 kΩ | 7 kΩ | | | | | 10-50 | ≅8 mA | ≅4 mA | ≅2 mA | ≅1 mA | | | | | 10-90 | ≅8 mA | ≅4 mA | ≅2 mA | ≅1 mA | | | | | 10-150 | ≅8 mA | ≅4 mA | ≅2 mA | ≅2 mA | | | | | 10-200 | ≅8 mA | ≅4 mA | ≅2 mA | ≅2 mA | | | | Figure 8-6. I<sup>2</sup>C Write with Data The following procedure should be followed to write data to TUSB2E11 I<sup>2</sup>C registers (refer to Figure 8-6): - 1. The host initiates a write operation by generating a start condition (S), followed by the TUSB2E11 7-bit address and a zero-value "W/R" bit to indicate a write cycle. - 2. The TUSB2E11 acknowledges the address cycle. - The host presents the register offset within TUSB2E11 to be written, consisting of one byte of data, MSBfirst. - 4. The TUSB2E11 acknowledges the sub-address cycle. - 5. The host presents the first byte of data to be written to the I<sup>2</sup>C register. - 6. The TUSB2E11 acknowledges the byte transfer. Submit Document Feedback www.ti.com - 7. The host may continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the TUSB2E11. - 8. The host terminates the write operation by generating a stop condition (P). Figure 8-7. I<sup>2</sup>C Read Without Repeated Start The following procedure should be followed to read the TUSB2E11 I<sup>2</sup>C registers without a repeated Start (refer Figure 8-7). - 1. The host initiates a read operation by generating a start condition (S), followed by the TUSB2E11 7-bit address and a zero-value "W/R" bit to indicate a read cycle. - The TUSB2E11 acknowledges the 7-bit address cycle. - 3. Following the acknowledge the host continues sending clock. - 4. The TUSB2E11 transmit the contents of the memory registers MSB-first starting at register 00h or last read register offset+1. If a write to the I<sup>2</sup>C register occurred prior to the read, then the TUSB2E11 shall start at the register offset specified in the write. - 5. The TUSB2E11 waits for either an acknowledge (ACK) or a not-acknowledge (NACK) from the host after each byte transfer; the I<sup>2</sup>C host acknowledges reception of each data byte transfer. - 6. If an ACK is received, the TUSB2E11 transmits the next byte of data as long as host provides the clock. If a NAK is received, the TUSB2E11 stops providing data and waits for a stop condition (P). - 7. The host terminates the write operation by generating a stop condition (P). Figure 8-8. I<sup>2</sup>C Read with Repeated Start The following procedure should be followed to read the TUSB2E11 I<sup>2</sup>C registers with a repeated Start (refer Figure 8-8). - 1. The host initiates a read operation by generating a start condition (S), followed by the TUSB2E11 7-bit address and a zero-value "W/R" bit to indicate a write cycle. - The TUSB2E11 acknowledges the 7-bit address cycle. - 3. The host presents the register offset within TUSB2E11 to be written, consisting of one byte of data, MSB- - 4. The TUSB2E11 acknowledges the register offset cycle. - 5. The host presents a repeated start condition (Sr). - 6. The host initiates a read operation by generating a start condition (S), followed by the TUSB2E11 7-bit address and a one-value "W/R" bit to indicate a read cycle. - 7. The TUSB2E11 acknowledges the 7-bit address cycle. - The TUSB2E11 transmit the contents of the memory registers MSB-first starting at the register offset. - 9. The TUSB2E11 shall wait for either an acknowledge (ACK) or a not-acknowledge (NACK) from the host after each byte transfer; the I<sup>2</sup>C host acknowledges reception of each data byte transfer. Copyright © 2022 Texas Instruments Incorporated - 10. If an ACK is received, the TUSB2E11 transmits the next byte of data as long as host provides the clock. If a NAK is received, the TUSB2E11 stops providing data and waits for a stop condition (P). - 11. The host terminates the read operation by generating a stop condition (P). Figure 8-9. I<sup>2</sup>C Write Without Data The following procedure should be followed for setting a starting sub-address for I<sup>2</sup>C reads (refer to Figure 8-9). - 1. The host initiates a write operation by generating a start condition (S), followed by the TUSB2E11 7-bit address and a zero-value "W/R" bit to indicate a write cycle. - 2. The TUSB2E11 acknowledges the address cycle. - 3. The host presents the register offset within TUSB2E11 to be written, consisting of one byte of data, MSB-first - 4. The TUSB2E11 acknowledges the register offset cycle. - 5. The host terminates the write operation by generating a stop condition (P). #### Note After initial power-up, if no register offset is included for the read procedure (refer to Figure 8-7), then reads start at register offset 00h and continue byte by byte through the registers until the $I^2C$ host terminates the read operation. During a read operation, the TUSB2E11 auto-increments the $I^2C$ internal register address of the last byte transferred independent of whether or not an ACK was received from the $I^2C$ host. Figure 8-10. I<sup>2</sup>C Timing Diagram ## 9 Register Access Protocol (RAP) The repeater in TUSB2E11 supports the register access protocol (RAP) over eUSB2 to allow access to its related registers. RAP accessible registers are indicated with corresponding RAP addresses in the register map. Default value of a subset of the registers are factory programmable and are indicated in register map. # 10 Register Map ## 10.1 TUSB2E11 Registers Table 10-1 lists the TUSB2E11 registers. All register offset addresses not listed in Table 10-1 should be considered as reserved locations and the register contents should not be modified. Table 10-1. TUSB2E11 Registers | 70h U_TX_ADJUST_PORT1 RAP Register for Port 1 (0h), Default through OTP 71h U_HS_TX_PRE_EMPHASIS_P1 RAP Register for Port 1 (1h), Default through OTP 72h U_RX_ADJUST_PORT1 RAP Register for Port 1 (2h), Default through OTP 73h U_DISCONNECT_SQUELCH_PORT1 RAP Register for Port 1 (3h), Default through OTP 77h E_HS_TX_PRE_EMPHASIS_P1 RAP Register for Port 1 (7h), Default through OTP 78h E_TX_ADJUST_PORT1 RAP Register for Port 1 (8h), Default through OTP 79h E_RX_ADJUST_PORT1 RAP Register for Port 1 (9h), Default through OTP 0h GPIO0_CONFIG 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) B0h REV ID | ection | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 72h U_RX_ADJUST_PORT1 RAP Register for Port 1 (2h), Default through OTP 73h U_DISCONNECT_SQUELCH_PORT1 RAP Register for Port 1 (3h), Default through OTP 77h E_HS_TX_PRE_EMPHASIS_P1 RAP Register for Port 1 (7h), Default through OTP 78h E_TX_ADJUST_PORT1 RAP Register for Port 1 (8h), Default through OTP 79h E_RX_ADJUST_PORT1 RAP Register for Port 1 (9h), Default through OTP 0h GPIO0_CONFIG 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 73h U_DISCONNECT_SQUELCH_PORT1 RAP Register for Port 1 (3h), Default through OTP 77h E_HS_TX_PRE_EMPHASIS_P1 RAP Register for Port 1 (7h), Default through OTP 78h E_TX_ADJUST_PORT1 RAP Register for Port 1 (8h), Default through OTP 79h E_RX_ADJUST_PORT1 RAP Register for Port 1 (9h), Default through OTP 0h GPIO0_CONFIG 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 77h E_HS_TX_PRE_EMPHASIS_P1 RAP Register for Port 1 (7h), Default through OTP 78h E_TX_ADJUST_PORT1 RAP Register for Port 1 (8h), Default through OTP 79h E_RX_ADJUST_PORT1 RAP Register for Port 1 (9h), Default through OTP 0h GPIO0_CONFIG 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 78h E_TX_ADJUST_PORT1 RAP Register for Port 1 (8h), Default through OTP 79h E_RX_ADJUST_PORT1 RAP Register for Port 1 (9h), Default through OTP 0h GPI00_CONFIG 40h GPI01_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 79h E_RX_ADJUST_PORT1 RAP Register for Port 1 (9h), Default through OTP 0h GPIO0_CONFIG 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 0h GPIO0_CONFIG 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 40h GPIO1_CONFIG 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 50h UART_PORT1 RAP Register for Port 1 (20h) | Go | | 3 (1) | Go | | B0h REV ID | Go | | | Go | | B2h GLOBAL_CONFIG | Go | | B3h INT_ENABLE_1 | Go | | B4h INT_ENABLE_2 | Go | | B6h BC_CONTROL | Go | | B7h BC_STATUS_1 | Go | | A3h INT_STATUS_1 | Go | | A4h INT_STATUS_2 | Go | | 60h CONFIG_PORT1 | Go | | F5h TEST_MODE1 | Go | Complex bit access types are encoded to fit into small table cells. Table 10-2 shows the codes that are used for access types in this section. Table 10-2. TUSB2E11 Access Type Codes | Table 10-2: 100B2E11 Access Type Codes | | | | | | |----------------------------------------|----------|----------------------------------------|--|--|--| | Access Type | Code | Description | | | | | Read Type | | | | | | | Н | Н | Set or cleared by hardware | | | | | R | R | Read | | | | | RH | R<br>H | Read<br>Set or cleared by hardware | | | | | Write Type | <u>'</u> | · | | | | | W | W | Write | | | | | W1C | W<br>1C | Write 1 to clear | | | | | WtoP | W | Write | | | | | Reset or Default Value | ı | , | | | | | - n | | Value after reset or the default value | | | | ## 10.1.1 GPIO0\_CONFIG Register (Offset = 00h) [Reset = 00h] GPIO0\_CONFIG is shown in GPIO0\_CONFIG Register Field Descriptions. Return to the Summary Table. ### Table 10-3. GPIO0\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|-------------------------------------------------| | 7 | GPIO0_OD_PP | R/W | 0h | GPIO0 output type | | | | | | 0h = open drain output | | | | | | 1h = push pull ouput | | 6 | Reserved | R | 0h | Reserved | | 5 | GPIO0_DIRECTION | R/W | 0h | GPIO0 direction | | | | | | 0h = input | | | | | | 1h = output | | 4 | GPIO0_INPUT_STATUS | RH | 0h | Logical value of GPIO0 pin input | | | | | | (0=Low, 1=High) | | | | | | 0h = input is low | | | | | | 1h = input is high | | 3-0 | GPIO0_OUTPUT_SELEC | R/W | 0h | Dh = HIGH_OUTPUT – output is forced static high | | | T | | | Eh = LOW_OUTPUT – output is forced static low | ## 10.1.2 GPIO1\_CONFIG Register (Offset = 40h) [Reset = 00h] GPIO1\_CONFIG is shown in GPIO1\_CONFIG Register Field Descriptions. Return to the Summary Table. ## Table 10-4. GPIO1\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |-----|---------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | GPIO1_OD_PP | R/W | 0h | GPIO1 output type selection 0h = open drain output 1h = push pull ouput | | | 6 | GPIO1_IN_TRIGGER_TY<br>PE | R/W | 0h | GPIO1 input trigger type selection for interrupt 0h = edge trigger input 1h = level trigger input (GPIO2 output will reflect the input level state) | | | 5 | GPIO1_DIRECTION | R/W | 0h | GPIO1 direction selection 0h = input 1h = output | | | 4 | GPIO1_INPUT_STATUS | RH | 0h | Logical value of GPIO1 pin input status (0=Low, 1=High) 0h = input is low 1h = input is high | | Product Folder Links: TUSB2E11 Table 10-4. GPIO1\_CONFIG Register Field Descriptions (continued) | | Table 10-4. GPIO1_CONFIG Register Field Descriptions (continued) | | | | | |-----|------------------------------------------------------------------|------|-------|----------------------------------------------------------------------|--| | Bit | Field | Туре | Reset | Description | | | 3-0 | GPIO1_OUTPUT_SELEC | R/W | 0h | GPIO1 output selection | | | | T | | | 0h = Remote wakeup – host repeater is receiving remote wake but | | | | | | | has not seen start of resume | | | | | | | 1h = USB disconnect – host repeater is actively forwarding LS/FS | | | | | | | disconnect. | | | | | | | 2h = USB_HS_Unsquelched – host repeater in L0 seeing USB HS or | | | | | | | in reset seeing Chirp | | | | | | | 3h = PVTB – HOST repeater is actively transmitting ESE1 due to HS | | | | | | | disconnect. | | | | | | | 4h = DEFAULT – waiting to be configured host/peripheral | | | | | | | 5h = HOST – in host repeater mode | | | | | | | 6h = PERIPHERAL – in peripheral repeater mode | | | | | | | 7h = CONNECTED – repeater is connected, connection seen | | | | | | | acknowledged by start of reset | | | | | | | 8h = RESET – reset in progress, reset is detected is high, L0 is low | | | | | | | 9h = L0 – fully configured and repeating data, keep-alive and reset/ | | | | | | | disconnect | | | | | | | Ah = L1 – device has received CM.FS/CM.L1,has stopped repeating | | | | | | | and is waiting for wake or resume | | | | | | | Bh = L2 – device has received CM.L2, has stopped repeating and is | | | | | | | waiting for wake or resume. | | | | | | | Ch = GPIO1_HS_TEST – in host repeater in L0 mode, received | | | | | | | CM.TEST | | | | | | | Dh = HIGH_OUTPUT – output is forced static high | | | | | | | Eh = LOW_OUTPUT – output is forced static low | | | | | | | Fh = OVP – over voltage (DP/DN voltage > VOVP_TH) detected on | | | | | | | the USB DP/DN | | | | l . | | | | | # 10.1.3 U\_TX\_ADJUST\_PORT1 Register (Offset = 70h) [Reset = 7Ch] U\_TX\_ADJUST\_PORT1 is shown in Table 10-5. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-5. U\_TX\_ADJUST\_PORT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------------|------|-------|----------------------------------------------------------------------------------------------------------------| | 7-6 | U_HS_TERM_P1 | RH/W | 1h | 0h = 42.75 Ω (typical) $1h = 45 Ω (typical) (default)$ $2h = 47.25 Ω (typical)$ $3h = 49.5 Ω (typical)$ | | 5-4 | U_HS_TX_SLEW_RATE_<br>P1 | RH/W | 3h | 0h = 425 ps (typical)<br>1h = 465 ps (typical)<br>2h = 510 ps (typical)<br>3h = 625 ps (typical) (OTP default) | Table 10-5. U\_TX\_ADJUST\_PORT1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|--------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-0 | U_HS_TX_AMPLITUDE_<br>P1 | RH/W | Ch | 0h = 800 mV - 7.5%, 740 mV (typical) 1h = 800 mV - 5.0%, 760 mV (typical) 2h = 800 mV - 2.5%, 780 mV (typical) 3h = 800 mV (USB 2.0 spec nominal), 800 mV (typical) (B0 OTP default) 4h = 800 mV + 2.5%, 820 mV (typical) 5h = 800 mV + 5.0%, 840 mV (typical) 6h = 800 mV + 7.5%, 860 mV (typical) 7h = 800 mV + 10%, 880 mV (typical) 8h = 800 mV + 12.5%, 900 mV (typical) 9h = 800 mV + 15%, 920 mV (typical) Ah = 800 mV + 17.5%, 940 mV (typical) Bh = 800 mV + 20%, 960 mV (typical) Ch = 800 mV + 22.5%, 980 mV (typical) Ch = 800 mV + 25%, 1000 mV (typical) Eh = 800 mV + 27.5%, 1020 mV (typical) Fh = 800 mV + 30%, 1040 mV (typical) | ## 10.1.4 U\_HS\_TX\_PRE\_EMPHASIS\_P1 Register (Offset = 71h) [Reset = 3Ch] U\_HS\_TX\_PRE\_EMPHASIS\_P1 is shown in Table 10-6. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-6. U\_HS\_TX\_PRE\_EMPHASIS\_P1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CDP_2_EN_P1 | RH/W | 0h | 0h = CDP advertising disabled<br>1h = CDP advertising enabled | | 6 | Reserved | RH/W | 0h | Reserved | | 5-4 | U_HS_TX_PE_WIDTH_P<br>1 | RH/W | 3h | 0h = 0.35 UI (typical) 1h = 0.45 UI (typical) 2h = 0.55 UI (typical) 3h = 0.65 UI (typical) (OTP default) | | 3 | U_HS_TX_PE_ENABLE_<br>P1 | RH/W | 1h | USB HS TX pre-emphasis enable Default through OTP PE is disabled during chirp J (VCHIRPJ) or chirp K (VCHIRPK) 0h = Disabled 1h = Enabled (OTP default) | | 2-0 | U_HS_TX_PRE_EMPHAS<br>IS_P1 | RH/W | 4h | Oh = 0.5 dB (typical) (B0 OTP default) 1h = 0.9 dB (typical) 2h = 1.2 dB (typical) 3h = 1.7 dB (typical) 4h = 2.1 dB (typical) (B1 OTP default) 5h = 2.5 dB (typical) 6h = not recommended 7h = not recommended | ### 10.1.5 U\_RX\_ADJUST\_PORT1 Register (Offset = 72h) [Reset = 92h] U\_RX\_ADJUST\_PORT1 is shown in Table 10-7. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-7. U\_RX\_ADJUST\_PORT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | Reserved | RH/W | 9h | Reserved | | 3 | Reserved | RH/W | 0h | Reserved | | 2-0 | U_EQ_P1 | RH/W | 2h | 0h = 0.06 dB (typical) (B0 OTP default) 1h = 0.58 dB (typical) 2h = 1.09 dB (typical) (B1 OTP default) 3h = 1.56 dB (typical) 4h = 2.26 dB (typical) 5h = 2.67 dB (typical) 6h = 3.03 dB (typical) 7h = 3.35 dB (typical) | ## 10.1.6 U\_DISCONNECT\_SQUELCH\_PORT1 Register (Offset = 73h) [Reset = 83h] U\_DISCONNECT\_SQUELCH\_PORT1 is shown in Table 10-8. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-8. U\_DISCONNECT\_SQUELCH\_PORT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | U_DISCONNECT_THRES<br>HOLD_P1 | RH/W | 8h | 0h = 525 mV (minimum), 0% (B0 OTP default) 1h = 545 mV (minimum), +4% 2h = 565 mV (minimum), +8% 3h = 585 mV (minimum), +11% 4h = 605 mV (minimum), +15% 5h = 625 mV (minimum), +23% 7h = 665 mV (minimum), +23% 7h = 665 mV (minimum), +27% 8h = 685 mV (minimum) (B1 OTP default), +31% 9h = 705 mV (minimum), +34% Ah = 725 mV (minimum), +38% Bh = 745 mV (minimum), +42% Ch = 765 mV (minimum), +46% Dh = 785 mV (minimum), +50% Eh = 805 mV (minimum), +53% Fh = 825 mV (minimum), +57% | | 3 | Reserved | RH/W | 0h | Reserved | | 2-0 | U_SQUELCH_THRESHO<br>LD_P1 | RH/W | 3h | 0h = 130 mV (minimum), +30%<br>1h = 124 mV (minimum), +24%<br>2h = 117 mV (minimum), +17%<br>3h = 111 mV (minimum), +11% (B1 OTP default)<br>4h = 104 mV (minimum), +4% (B0 OTP default)<br>5h = 98 mV (minimum), -2%<br>6h = 91 mV (minimum), -9%<br>7h = 85 mV (minimum), -15% | ## 10.1.7 E\_HS\_TX\_PRE\_EMPHASIS\_P1 Register (Offset = 77h) [Reset = 0h] E\_HS\_TX\_PRE\_EMPHASIS\_P1 is shown in Table 10-9. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-9. E\_HS\_TX\_PRE\_EMPHASIS\_P1 Register Field Descriptions | | | | _ | | |-----|-----------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7-5 | E_HS_TX_PRE_EMPHAS<br>IS_P1 | RH/W | Oh | 0h = 0 dB (typical) (default) 1h = 0.67 dB (typical) 2h = 1.29 dB (typical) 3h = 1.87 dB (typical) 4h = 2.41 dB (typical) 5h = 2.92 dB (typical) 6h = 3.41 dB (typical) 7h = 3.86 dB (typical) | | 4-3 | E_HS_TX_PE_WIDTH_P<br>1 | RH/W | 0h | 0h = 0.40 UI (typical) (default) 1h = 0.5 UI (typical) 2h = 0.55 UI (typical) 3h = 0.65 UI (typical) | | 2-1 | Reserved | RH/W | 0h | Reserved | | 0 | BC_DETECTION_ENABL<br>E_P1 | RH/W | 0h | Enables battery charger (BC) detection during peripheral repeater mode. BC detection is disabled if the corresponding register is written low. Detection enable is further gated with connect announcement by SoC. After detection attempt completes, repeater will enable the pull up. 0h = detection disabled. 1h = detection enabled | ## 10.1.8 E\_TX\_ADJUST\_PORT1 Register (Offset = 78h) [Reset = 0Bh] E\_TX\_ADJUST\_PORT1 is shown in Table 10-10. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-10. E TX ADJUST PORT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | RH/W | 0h | Reserved | | 6 | Autoresume Disable | RH/W | Oh | Added in B1 0h = autoresume enabled 1h = autoresume disabled | | 5 | Reserved | RH/W | 0h | Reserved | | 4-3 | E_HS_TX_SLEW_RATE_<br>P1 | RH/W | 1h | 0h = 390 ps (typical)<br>1h = 440 ps (typical) (default)<br>2h = 460 ps (typical)<br>3h = 490 ps (typical) | | 2-0 | E_HS_TX_AMPLITUDE_<br>P1 | RH/W | 3h | 0h = 360 mV (typical) 1h = 380 mV (typical) 2h = 400 mV (typical) 3h = 420 mV (typical) (default) 4h = 440 mV (typical) 5h = 460 mV (typical) 6h = 480 mV (typical) 7h = 500 mV (typical) | ## 10.1.9 E\_RX\_ADJUST\_PORT1 Register (Offset = 79h) [Reset = 60h] E\_RX\_ADJUST\_PORT1 is shown in Table 10-11. Return to the Summary Table. Hardware default value can be overridden through factory programmable OTP for this register. Table 10-11. E\_RX\_ADJUST\_PORT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserved | RH/W | 0h | Reserved | | 6-4 | E_SQUELCH_THRESHO<br>LD_P1 | RH/W | 6h | Oh = 104 mV (typical) 1h = 101 mV (typical) 2h = 98 mV (typical) 3h = 90 mV (typical) 4h = 81 mV (typical) (B0 OTP default) 5h = 73 mV (typical) 6h = 67 mV (typical) (B1 OTP default) 7h = 60 mV (typical) | | 3-0 | E_EQ_P1 | RH/W | Oh | 0h = 0.34 dB (typical) (default) 1h = 0.71 dB (typical) 2h = 1.02 dB (typical) 3h = 1.36 dB (typical) 4h = 1.64 dB (typical) 5h = 1.94 dB (typical) 6h = 2.19 dB (typical) 7h = 2.45 dB (typical) 8h = 2.69 dB (typical) 9h = 2.93 dB (typical) 9h = 3.35 dB (typical) Bh = 3.35 dB (typical) Ch = 3.53 dB (typical) Dh = 3.72 dB (typical) Eh = 3.89 dB (typical) Fh = 4.07 dB (typical) | ## 10.1.10 UART\_PORT1 Register (Offset = 50h) [Reset = 02h] UART\_PORT1 is shown in Table 10-12. Return to the Summary Table. Table 10-12. UART\_PORT1 Register Field Descriptions | | Tuble 10 12. GART Troughster Field Descriptions | | | | | | |-----|-------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 7-6 | Reserved | R/W | 0h | Reserved | | | | 4 | uart_cross_P1 | R/W | 0h | Select whether plus and minus pins are crossed between USB 2.0 and eUSB2 during UART mode 0h = if UART mode is enabled, pair eD+ with D+ and eD- with D- 1h = if UART mode is enabled, pair eD+ with D- and eD- with D+ | | | | 3 | UART_use_bit1_P1 | R/W | 0h | Select whether UART enable select is set by register bit 1 or not 0h = bit 1 ignored. UART mode enabled by GPIO0 1h = bit 1 (UART_en_by_reg_not_pin_P1) enabled | | | | 2 | UART_dir_not_Carkit_P1 | R/W | 0h | Set UART mode, direction, low for Carkit and high for opposite 0h = UART mode uses Carkit directions, D+ to eUSB2 and eD- to USB 2.0 1h = UART mode directions are opposite of Carkit, D- to eUSB2 and eD+ to USB 2.0 | | | | 1 | UART_en_by_reg_not_pin<br>_P1 | R/W | 1h | Select whether Carkit UART mode is enabled by register or by GPIO0 pin 0h = select GPIO0 pin to enable UART mode 1h = select UART_mode_en_P1 register to enable UART mode | | | | 0 | UART_mode_en_P1 | R/W | 0h | If GPIO0 is not selected to enable Carkit UART mode, this register will enable it. 0h = disable UART mode between eUSB2 and USB 2.0 pins 1h = enable UART mode between eUSB2 and USB 2.0 pins | | | # 10.1.11 REV\_ID Register (Offset = B0h) [Reset = 02h] REV\_ID is shown in Table 10-13. Return to the Summary Table. #### Table 10-13. REV\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------|------|-------|------------------------------------------| | 7-0 | REV_ID | RH | 02h | Device revision.<br>01h = A0<br>02h = B0 | | | | | | 03h = B1 | ## 10.1.12 GLOBAL\_CONFIG Register (Offset = B2h) [Reset = 0h] GLOBAL\_CONFIG is shown in Table 10-14. Return to the Summary Table. # Table 10-14. GLOBAL\_CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SOFT_RST | HWtoP | 0h | Writing a 1 to this field is equivalent to pulsing RESETB low | | 6 | DISABLE_P1 | R/W | 0h | Disabled Mode Repeater 1 (I2C will remain Active) (If port is not disconnected, wait until disconnect event to disable the repeater) 0h = repeater enabled 1h = repeater disabled | | 5 | Reserved | R | 0h | Reserved | | 4 | GPIO2_OUT_TYPE | R/W | 0h | GPIO2 output type 0h = open drain 1h = push-pull | | 3 | GPIO2_POLARITY | R/W | 0h | GPIO2 pin polarity in push-pull mode only (open drain mode will always be active low) 0h = active high 1h = active low | | 2-0 | Reserved | R | 0h | Reserved | ## 10.1.13 INT\_ENABLE\_1 Register (Offset = B3h) [Reset = 00h] INT\_ENABLE\_1 is shown in INT\_ENABLE\_1 Register Field Descriptions. Return to the Summary Table. #### Table 10-15. INT ENABLE 1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GPIO1_RISING_EDGE | R/W | Oh | INT_GPIO1_RISING_EDGE enable. When GPIO1_IN_TRIGGER_TYPE = 0 (Edge), this enables interrupt on Rising Edge of GPIO1. When GPIO1_IN_TRIGGER_TYPE = 1 (Level), this enables interrupt when GPIO1 = High. 0h = not enabled 1h = enabled | | 6 | GPIO1_FALLING_EDGE | R/W | 0h | INT_GPIO1_FALLING_EDGE enable. When GPIO1_IN_TRIGGER_TYPE = 0 (Edge), this enables interrupt on Falling Edge of GPIO1. When GPIO1_IN_TRIGGER_TYPE = 1 (Level), this enables interrupt when GPIO1 = Low. 0h = not enabled 1h = enabled | | 5 | Reserved | R | 0h | Reserved | | 4 | Reserved | R | 0h | Reserved | Product Folder Links: TUSB2E11 Table 10-15. INT\_ENABLE\_1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|--------------------------------------------------------------------------------------------| | 3 | USB_REMOTE_WAKE_P | R/W | Oh | INT_USB_REMOTE_WAKE_P1 enable. See L2 State Interrupt Modes 0h = not enabled 1h = enabled | | 2 | USB_DISCONNECT_P1 | R/W | Oh | INT_USB_DISCONNECT_P1 enable. See L2 State Interrupt Modes 0h = not enabled 1h = enabled | | 1 | Reserved | R | 0h | Reserved | | 0 | Reserved | R | 0h | Reserved | ## 10.1.14 INT\_ENABLE\_2 Register (Offset = B4h) [Reset = 00h] INT\_ENABLE\_2 is shown in INT\_ENABLE\_2 Register Field Descriptions. Return to the Summary Table. Table 10-16. INT\_ENABLE\_2 Register Field Descriptions | | Table 10-10. INT_CHADLE_2 Register Field Descriptions | | | | | | |-----|-------------------------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 7 | INT_OVERRIDE_EN | R/W | Oh | Override GPIO2 INT output 0h = not enabled 1h = enabled See INT_VALUE | | | | 6 | INT_VALUE | R/W | Oh | Value to drive on GPIO2 when INT_OVERRIDE_EN=1 GPIO2 output pin will indicate the interrupt assertion. It will follow the GPIO2 pin configuration. In open drain mode it will be active low to indicate interrupt assertion and in push-pull mode it will follow active low/high configuration to indicate GPIO2 assertion. 0h = output: interrupt not asserted 1h = output: interrupt asserted | | | | 5 | BC_CHG_DET_P1 | R/W | Oh | INT_BC_CHG_DET_P1 enable. 0h = not enabled 1h = enabled | | | | 4 | Reserved | R | 0h | Reserved | | | | 3 | USB_DETECT_ATTACH_<br>P1 | R/W | 0h | INT_USB_DET_ATTACH_P1 enable. Enable device attach detection while eDSP is powered down See Attach Detect Interrupt Mode 0h = not enabled 1h = enabled | | | | 2 | Reserved | R | 0h | Reserved | | | | 1 | USB_OVP_P1 | R/W | Oh | Over Voltage Port 1 interrupt enable 0h = not enabled 1h = enabled | | | | 0 | Reserved | R | 0h | Reserved | | | ## 10.1.15 BC\_CONTROL Register (Offset = B6h) [Reset = C0] BC\_CONTROL is shown in BC\_CONTROL Register Field Descriptions. Return to the Summary Table. ## Table 10-17. BC\_CONTROL Register Field Descriptions | Bit | Field | Туре | Reset | Description Descriptions | |-----|---------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | i2c_ds_config | RH/W | 3h | I2C open drain output drive strength selection This is intended to be set through I2C. 0h ≅1 mA (typical) 1h ≅2 mA (typical) 2h ≅4 mA (typical) 3h ≅8 mA (typical) (default) | | 5-4 | DEFAULT_STATE_BC_P1 | RH/W | 0h | Battery charger advertisement or detection selected for default state of eUSB2 repeater 0h = neither detect nor advertise charger 1h = detect charger starting when GPIO1 goes high. 2h = advertise short mode DCP. DCP is 1.2 V if 1P2V_MODE is '1' else pure BC 1.2 DCP 3h = auto-cycle ACP3 to short mode DCP. Short mode will pass through 1.2V DCP for 12 seconds prior to pure BC 1.2 DCP if 1P2V_MODE is '1' | | 3 | VBUS_CONTROL_POLA<br>RITY | RH/W | Oh | Select polarity of VBUS control output pin 0h = active high 1h = active low | | 2 | 1P2V_MODE_DIS | RH/W | 0h | Disable advertising 1.2 V mode in default state whether enabled to auto-cycle or not 0h = 1.2 V mode enabled 1h = 1.2 V mode disabled | | 1 | INT_PIN_FUNCTION | RH/W | 0h | Select function of GPIO2 pin in I2C mode 0h = INT (interrupt) 1h = CHG_DET (Charger Detected) | | 0 | CHG_DET_POLARITY | RH/W | Oh | Select polarity of CHG_DET I2C mode status output pin 0h = active low 1h = active high | ## 10.1.16 BC\_STATUS\_1 Register (Offset = B7h) [Reset = 00h] BC\_STATUS\_1 is shown in BC\_STATUS\_1 Register Field Descriptions. Return to the Summary Table. ## Table 10-18. BC\_STATUS\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Reserverd | RH | 0h | Reserved | | 6-4 | CHARGER_TYPE_DET_<br>P1 | RH | Oh | Type of battery charger detected on Port 1 0h = SDP - 500 mA 1h = divider 0 - 500 mA 2h = divider 1 - 1 A 3h = CDP - 1.5 A 4h = BC 1.2 DCP - 1.5 A 5h = 1.2 V pullup and short - 2 A 6h = divider 2 - 2.1 A 7h = divider 3 - 2.4 A | | 3 | Reserverd | RH | 0h | Reserved | Product Folder Links: TUSB2E11 Table 10-18. BC\_STATUS\_1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|--------------------------------------| | 2-0 | Auto_DCP_STATE_P1 | RH | 0h | State of auto-DCP sequence on Port 1 | | | | | | 0h = no advertisement | | | | | | 5h = divider 3 (2.4 A) | | | | | | 6h = 1.2 V pullup and short | | | | | | 7h = BC 1.2 DCP | ## 10.1.17 INT\_STATUS\_1 Register (Offset = A3h) [Reset = 00h] INT\_STATUS\_1 is shown in INT\_STATUS\_1 Register Field Descriptions. Return to the Summary Table. Table 10-19. INT STATUS 1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------------------|-------|-------|-------------------------------------------------------------------------------------------------------| | 7 | INT_GPIO1_RISING_ED<br>GE | R/W1C | 0h | GPIO1 Rising Edge enable 0h = no interrupt 1h = interrupt | | 6 | INT_GPIO1_FALLING_ED<br>GE | R/W1C | 0h | GPIO1 Falling Edge enable 0h = no interrupt 1h = interrupt | | 5 | Reserved | R | 0h | Reserved | | 4 | Reserved | R | 0h | Reserved | | 3 | INT_USB_REMOTE_WAK<br>E_P1 | R/W1C | 0h | Remote Wake Event Detect on USB Port 1 See L2 State Interrupt Modes 0h = no interrupt 1h = interrupt | | 2 | INT_USB_DISCONNECT<br>_P1 | R/W1C | 0h | Disconnect event has occurred on Port 1 See L2 State Interrupt Modes 0h = no interrupt 1h = interrupt | | 1-0 | Reserved | R | 0h | Reserved | ## 10.1.18 INT\_STATUS\_2 Register (Offset = A4h) [Reset = 00h] INT\_STATUS\_2 is shown in INT\_STATUS\_2 Register Field Descriptions. Return to the Summary Table. # Table 10-20. INT\_STATUS\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|-------|-------|--------------------------------------------------------------------------------------------------------------| | 7-6 | Reserved | R | 0h | Reserved | | 5 | INT_BC_CHG_DET_P1 | R/W1C | Oh | Detected battery charger on Port 1 0h = no interrupt 1h = interrupt | | 4 | Reserved | R | 0h | Reserved | | 3 | INT_USB_DET_ATTACH_<br>P1 | R/W1C | 0h | Device Attach event has occurred on Port 1 See Attach Detect Interrupt Mode 0h = no interrupt 1h = interrupt | | 2 | Reserved | R | 0h | Reserved | Table 10-20. INT\_STATUS\_2 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------------|-------|-------|--------------------------------------------------------------------------------| | 1 | INT_USB_OVP_P1 | R/W1C | | Over voltage condition has occurred (DP/DN) 0h = no interrupt 1h = interrupt | | 0 | Reserved | R | 0h | Reserved | ## 10.1.19 CONFIG\_PORT1 Register (Offset = 60h) [Reset = 00h] CONFIG\_PORT1 is shown in CONFIG\_PORT1 Register Field Descriptions. Return to the Summary Table. ### Table 10-21. CONFIG\_PORT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------| | 7-5 | Reserved | R | 0h | Reserved | | 4-3 | HOST_DEVICE_P1 | RH | Oh | Port1 is configured as a Host repeater or a Device repeater 0h = not configured 1h = host repeater 2h = device repeater 3h = reserved | | 2-1 | Reserved | R | 0h | Reserved | | 0 | CDP_2_STATUS_P1 | RH | 0h | Primary detection detected on port1 if CDP_2_EN_P1=1 0h = CDP primary detection detected 1h = CDP primary detection not detected | ## 10.1.20 TEST\_MODE1 Register (Offset = F5h) [Reset = 32h] TEST\_MODE1 is shown in TEST\_MODE1 Register Field Descriptions. Return to the Summary Table. ## Table 10-22. TEST\_MODE1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-4 | Reserved | R/W | 0h | Reserved, make sure to rewrite what was read | | 3 | FORCE_HS_L0 | R/W | 0h | Force repeater into high-speed L0 state for test purposes only. 0h = normal repeater mode (setting this bit to 0 will not return the device to normal repeater mode, the device needs to be hard reset, soft reset or power cycled) 1h = forced high-speed L0 mode | | 2-0 | Reserved | R/W | 2h | Reserved, make sure to rewrite what was read | Product Folder Links: TUSB2E11 ## 11 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 11.1 Application Information TUSB2E11 can be used in either HOST or Peripheral implementation. The mode is configured by the eUSB2 SoC. ## 11.2 Typical Application Figure 11-1. Typical System Implementation Using 1.8 V I<sup>2</sup>C Variant The 0.1 µF recommendation per supply pin is based on capacitor placement of 2 mm or less trace length away. If the placement of capacitor is further away, the value of the capacitor needs to be redetermined to account for the additional trace inductance and maintain resonance around 12 MHz. Additionally, system power design should have adequate bulk capacitance to account for maximum transient current expected by the device when transitioning from low power mode to active mode. GPIO2 can be optionally used as interrupt output. Note that the pull-up resistor on GPIO[0:2] should be adjusted based on leakage of the APU I/O to ensure VIH and VIL of GPIO0 are met. Figure 11-2. Typical System Implementation Using 1.8 V Variant without I<sup>2</sup>C (Configured for Charger Detection) The 0.1 µF recommendation per supply pin is based on capacitor placement of 2 mm or less trace length away. If the placement of the capacitor is further away, then the value of the capacitor needs to be redetermined to account for the additional trace inductance and maintain resonance around 12 MHz. Additionally, system power design should have adequate bulk capacitance to account for maximum transient current expected by the device when transitioning from low power mode to active mode. GPIO2 can be optionally used as interrupt output. Note that the pull-up and pull-down resistors on GPIO[0:2] should be selected based on USB PHY tuning needs. SDA should be used for Vbus\_valid detection with a voltage divider. GPIO1 and GPIO2 can be routed as needed for charger detection status. Pull-down resistor value on SCL determines the battery charging mode. #### 11.2.1 Design Requirements TUSB2E11 requires a valid reset signal as described in the *Power Supply Recommendations* section. For design examples, use the parameters shown in Table 11-1, Table 11-2, and Table 11-3. Table 11-1. Design Parameters for High Loss USB 2.0 System Using I<sup>2</sup>C | Table 11-1. Design Farameters for this | ii Loss Cob 2.0 Systeili Gailig | | | | | | |---------------------------------------------------------|-------------------------------------|---------|------------|--|--|--| | PARAMETER | | | | | | | | V <sub>DD3V3</sub> | | | 3.3 V ±10% | | | | | $V_{DD1V8}$ | | | | | | | | I <sup>2</sup> C support required in system (Yes or No) | | | | | | | | Parameter | Register | Setting | Value | | | | | USB 2.0 TX Swing (peak to peak) | U_TX_ADJUST_PORT1<br>(Offset = 70h) | 7Ch | 980 mVp-p | | | | Table 11-1. Design Parameters for High Loss USB 2.0 System Using I<sup>2</sup>C (continued) | <u> </u> | | | | | | | | | |-----------------------------------------------------------------|----------------------------------------------|-----|---------|--|--|--|--|--| | PARAMETER | | | | | | | | | | USB 2.0 TX Pre-emphasis | U_HS_TX_PRE_EMPHASIS_P1<br>(Offset = 71h) | 3Ch | 2.1 dB | | | | | | | USB 2.0 RX Equalization | U_RX_ADJUST_PORT1<br>(Offset = 72h) | 92h | 1.09 dB | | | | | | | USB 2.0 HS host disconnect threshold (peak differential) | U_DISCONNECT_SQUELCH_PORT1<br>(Offset = 73h) | 83h | 685 mV | | | | | | | USB 2.0 HS squelch/RX sensitivity threshold (peak differential) | U_DISCONNECT_SQUELCH_PORT1<br>(Offset = 73h) | 83h | 111 mV | | | | | | Table 11-2. Design Parameters for Medium Loss USB 2.0 System Using I<sup>2</sup>C | PARAMETER | | | | | | | | |-----------------------------------------------------------------|----------------------------------------------|-----|------------|--|--|--|--| | $V_{\text{DD3V3}}$ | | | 3.3 V ±10% | | | | | | $V_{DD1V8}$ | | | 1.8 V ±5% | | | | | | I <sup>2</sup> C support required in system (Yes or No) | | | Yes | | | | | | Parameter Register Setting | | | | | | | | | USB 2.0 TX Swing (peak to peak) | U_TX_ADJUST_PORT1<br>(Offset = 70h) | 79h | 920 mVp-p | | | | | | USB 2.0 TX Pre-emphasis | U_HS_TX_PRE_EMPHASIS_P1<br>(Offset = 71h) | 39h | 0.9 dB | | | | | | USB 2.0 RX Equalization | U_RX_ADJUST_PORT1<br>(Offset = 72h) | 92h | 1.09 dB | | | | | | USB 2.0 HS host disconnect threshold (peak differential) | U_DISCONNECT_SQUELCH_PORT1<br>(Offset = 73h) | 83h | 685 mV | | | | | | USB 2.0 HS squelch/RX sensitivity threshold (peak differential) | U_DISCONNECT_SQUELCH_PORT1<br>(Offset = 73h) | 83h | 111 mV | | | | | <sup>(1)</sup> These parameters are starting values for a high loss system. Further tuning might be required based on specific loss profile and measurements. Table 11-3. Design Parameters for Medium Loss USB 2.0 System without I<sup>2</sup>C and Configured for Charger Detection | | | | | VALUE <sup>(1)</sup> | | | | |-----------------------------------------------------------------|-------|---------|---------|----------------------|--|--|--| | PARAMETER | | | | | | | | | $V_{DD3V3}$ | | | | 3.3 V ±10% | | | | | $V_{DD1V8}$ | | | | 1.8 V ±5% | | | | | I <sup>2</sup> C support required in system (Yes or No) | | | | No | | | | | SCL (pull-down resistor to ground) | | | | 1.65 kΩ | | | | | SDA (pull-down resistor to ground) | | | | 100 kΩ | | | | | SDA (pull-up resistor to VBUS5V) | | | | 324 kΩ | | | | | Parameter | GPIO0 | GPIO1 | GPIO2 | Value | | | | | USB 2.0 TX Swing (peak to peak) | Float | Pull-up | Pull-up | 920 mVp-p | | | | | USB 2.0 TX Pre-emphasis | Float | Pull-up | Pull-up | 0.9 dB | | | | | USB 2.0 RX Equalization | Float | Pull-up | Pull-up | 1.09 dB | | | | | USB 2.0 HS host disconnect threshold (peak differential) | Float | Pull-up | Pull-up | 685 mV | | | | | USB 2.0 HS squelch/RX sensitivity threshold (peak differential) | Float | Pull-up | Pull-up | 98 mV | | | | <sup>(1)</sup> These parameters are starting values for a medium loss system. Further tuning might be required based on specific loss profile and measurements. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 11.2.2 Detailed Design Procedure The ideal PHY setting is dependent upon the signal chain loss characteristics of the target platform. The recommendation is to start with lowest level of compensation for TX swing and pre-emphasis, and then increment until optimal eye diagram margin is achieved. Same applies to the RX sensitivity or squelch threshold setting where it is recommended to adjust from low threshold until optimum RX sensitivity and squelch margins are achieved. To optimize the TUSB2E11 RX equalization, monitor the corresponding TX eye digram to achieve best RX EQ setting. In other words, to optimize eUSB2 RX equilization, monitor USB 2.0 TX eye and monitor eUSB2.0 TX eye to optimize USB RX equalization. HS host disconnect threshold shall be adjusted to provide the most margin to avoid false disconnect as well as failure to detect a disconnect. See Table 8-2. #### Note The TUSB2E11 compensates for extra attenuation in the signal path according to the configuration of the TX and RX settings. General recommendation is to use just enough pre-emphasis and equalization to achieve eye margin and not over-equalize to avoid excessive jitter. Maximum PE width and slew rates are recommended. ### 11.2.3 Application Curves # 12 Power Supply Recommendations ## 12.1 Power Up Reset RESETB pin is active low reset pin and can also be used as a power down pin. TUSB2E11 does not have power supply sequence requirements between VDD3V3 and VDD1V8. Maximum VDD3V3 and VDD1V8 ramp time to reach minimum supply voltages should be 2 ms. Digital and analog inputs may be applied when VDD3V3 and VDD1V8 are in unpowered state. Internal power on reset circuit along with the external RESETB input pin ensures proper initialization when RESETB is de-asserted high prior to the power rails being valid. If RESETB de-assert high before the power supplies are stable, internal power on reset circuit will hold off internal reset until the supplies are stable. I<sup>2</sup>C/RAP and eUSB2 interfaces will be ready after t <sub>RH READY</sub> upon de-assertion of RESETB or power up. I<sup>2</sup>C/RAP and eUSB2 interfaces will be ready after t RH READY upon soft reset through the I<sup>2</sup>C. Upon de-assertion of RESETB (after t\_RH\_READY) or software reset (after t\_RH\_READY), TUSB2E11 will enable and enter default state and be ready to accept eUSB2 packets, RAP and I<sup>2</sup>C requests. The repeater will either be in host repeater mode or device repeater mode depending on the receipt of either host mode enable or peripheral mode enable. ### 13 Layout ## 13.1 Layout Guidelines - 1. Place supply bypass capacitors as close to VDD1V8 and VDD3V3 pins as possible and avoid placing the bypass caps near the eDP/eDN and DP/DN traces. - 2. Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended. - 3. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities. - 4. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. - 5. Avoid stubs on the high-speed USB signals due to signal reflections. If a stub is unavoidable, then the stub must be less than 200 mil. - 6. Route all high-speed USB signal traces over continuous GND planes, with no interruptions. - 7. Avoid crossing over anti-etch, commonly found with plane splits. - 8. Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 13-1. Figure 13-1. Four-Layer Board Stack-Up # 13.2 Example Layout for Application with 1.8 V I<sup>2</sup>C Variant Figure 13-2 shows how GPIO2 can be optionally used as an open drain interrupt output with a pull-up resistor to VDD18. Figure 13-2. Example Layout for Application with 1.8 V I<sup>2</sup>C Variant # 14 Device and Documentation Support # 14.1 Device Support #### 14.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### **14.2 Documentation Support** #### 14.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, High-Speed Interface Layout Guidelines application note - USB 2.0 Promoter Group (2000). USB 2.0 Specification USB 2.0 Promoter Group - USB Implementers Forum (2018). Embedded USB2 (eUSB2) Physical Layer Supplement to the USB Revision 2.0 Specification, Rev. 1.2 USB Implementers Forum ## 14.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 14.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 14.5 Trademarks USB Type-C<sup>™</sup> is a trademark of USB Implementers Forum. TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 14.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 14.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 15 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 28-Jun-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TUSB2E111YCGR | ACTIVE | DSBGA | YCG | 15 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -20 to 85 | T2E111A | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB2E111YCGR | DSBGA | YCG | 15 | 3000 | 180.0 | 8.4 | 1.42 | 2.16 | 0.65 | 4.0 | 8.0 | Q1 | | TUSB2E111YCGR | DSBGA | YCG | 15 | 3000 | 180.0 | 8.4 | 1.42 | 2.16 | 0.65 | 4.0 | 8.0 | Q1 | www.ti.com 9-Aug-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TUSB2E111YCGR | DSBGA | YCG | 15 | 3000 | 182.0 | 182.0 | 20.0 | | TUSB2E111YCGR | DSBGA | YCG | 15 | 3000 | 182.0 | 182.0 | 20.0 | DIE SIZE BALL GRID ARRAY ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY #### NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated