

**FEATURES SOIC-16 DW PACKAGE** (TOP VIEW) **Fully Differential High Impedance Voltage** Sensina 10 C/S OUT I 16 ☐ STATUS INDICATE **Accurate Current Amplifier for Precise** C/S (+) □ 15 CURRENT SHARE BUS 3 14 C/S (-)  $\Box$ ADJ OUT **Current Sharing** (−) SENSE □ 13 ADJ INPUT **Opto Coupler Driving Capability** POWER RETURN 12 ☐ COMP BUS 1.25% Trimmed Reference ARTIFICIAL GND I 11 ☐ (+) SENSE **Master Status Indication** 10 ☐ VCC VREF □ **CURRENT SHARE** STATUS INDICATE ISET  $\square$ 8 9 ☐ OPTO DRIVE 4.5-V to 35-V Operation PLCC-20, LCC-20, 9 1 **Q OR L PACKAGE DIL-16 J or N PACKAGE** (TOP VIEW) C/S C/S Š (TOP VIEW) 20 19 16 TSTATUS INDICATE C/S OUT C/S (-) **ADJ OUT** 18 C/S (+) 15 T CURRENT SHARE BUS 2 (-) SENSE 17 **ADJ INPUT** C/S (-) 14 ADJ OUT N/C (-) SENSE 13 ADJ INPUT 16 N/C POWER RETURN 12 **[]** COMP POWER RETURN 5 15 COMP ARTIFICIAL GND 11 **∏** (+) SENSE ARTIFICIAL GND (+) SENSE VREF 7 10 NCC **ISET OPTO DRIVE** 8 9 **OPTO DRIVE DESCRIPTION** 

The UCx907 family of load share controller ICs provides all the necessary features to allow multiple-independent-power modules to be paralleled such that each module supplies only its proportionate share to total-load current.

This sharing is accomplished by controlling each module's power stage with a command generated from a voltage-feedback amplifier whose reference can be independently adjusted in response to a common-share-bus voltage. By monitoring the current from each module, the current share bus circuitry determines which paralleled module would normally have the highest output current and, with the designation of this unit as the master, adjusts all the other modules to increase their output current to within 2.5% of that of the master.

The current share bus signal interconnecting all the paralleled modules is a low-impedance, noise-insensitive line which will not interfere with allowing each module to act independently should the bus become open or shorted to ground. The UC3907 controller will reside on the output side of each power module and its overall function is to supply a voltage feedback loop. The specific architecture of the power stage is unimportant. Either switching or linear designs may be utilized and the control signal may be either directly coupled or isolated though the use of an optocoupler or other isolated medium.

Other features of the UC3907 include 1.25% accurate reference: a low-loss, fixed-gain current-sense amplifier, a fully differential, high-impedance voltage sensing capability, and a status indicator to designate which module is performing as master.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## block diagram



# absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage                                                         | 35 V           |
|------------------------------------------------------------------------|----------------|
| Opto out voltage                                                       | 35 V           |
| Opto out current                                                       | 20 mA          |
| Status indicate sink current                                           | 20 mA          |
| C/S input voltage                                                      | 35 V           |
| Share bus voltage                                                      | –0.3 V to 35 V |
| Other analog inputs and outputs (zener clamped) maximum forced voltage | –0.3 V to10 V  |
| Other analog inputs and outputs (zener clamped) maximum forced current | ±10 mA         |
| Ground amp sink current                                                | 50 mA          |
| Pins 1, 9, 12, 15 sink current                                         | 20 mA          |
| Storage temperature range, T <sub>stg</sub>                            | –65°C to 150°C |
| Junction temperature, T <sub>J</sub>                                   | –55°C to 150°C |
| Lead temperature (solder 10 seconds)                                   | 300°C          |
|                                                                        |                |

<sup>†</sup> Pin Nos. refer to 16 Pin DIL Package.



<sup>‡</sup> Currents are positive into, negative out of the specified terminal. Consult packaging section of databook for thermal limitations and considerations of package.

SLUS165C - MARCH 1999 - REVISED JANUARY 2002

# electrical characteristics, these specifications apply for $T_A = -55^{\circ}C$ to 125°C for UC1907, -40°C to 85°C for UC2907, and 0°C to 70°C for UC3907, $V_{IN} = 15$ V, $T_A = T_J$ (unless otherwise stated )

| PARAMETER                   | TEST CONDITIONS                                                                 | MIN   | TYP   | MAX   | UNITS |
|-----------------------------|---------------------------------------------------------------------------------|-------|-------|-------|-------|
| Voltage Amp Section         |                                                                                 |       |       |       |       |
|                             | COMP = 1 V, $T_A = 25^{\circ}C$                                                 | 1.975 | 2.000 | 2.025 | V     |
| Input voltage               | COMP = 1 V, over temp                                                           | 1.960 | 2.000 | 2.040 | V     |
| Line regulation             | V <sub>IN</sub> = 4.5 V to 35 V                                                 |       |       | 15    | mV    |
| Load regulation             | I <sub>L</sub> reference = 0.0 mA to -10 mA                                     |       |       | 10    | mV    |
| Long term stability         | T <sub>A</sub> = 125°C, 1000hrs See Note 2                                      |       | 5     | 25    | mV    |
| Total output variation      | Line, load, temp                                                                | 1.960 |       | 2.040 |       |
| Input adjust range          | ADJ OUT from max high to max low                                                | 85    | 100   | 115   | mV    |
| Input bias current          |                                                                                 | -1    |       |       | μΑ    |
| Open loop gain              | COMP = 0.75 V to 1.5 V                                                          | 65    |       |       | dB    |
| Unity gain bandwidth        | T <sub>A</sub> = 25°C See Note 2                                                | 700   |       |       | kHz   |
| Output sink current         | (+) SENSE = 2.2 V, COMP = 1 V                                                   | 6     | 15    |       | mA    |
| Output source current       | (+) SENSE = 1.8 V, COMP = 1 V                                                   | 400   | 600   |       | μΑ    |
| V <sub>OUT</sub> high       | (+) SENSE = 1.8 V, $I_L = -400 \mu\text{A}$                                     | 1.85  | 2     |       | V     |
| V <sub>OUT</sub> low        | (+) SENSE = 2.2 V, I <sub>L</sub> = 1 mA                                        |       | 0.15  | 0.40  | V     |
| Reference Section           | •                                                                               |       |       |       |       |
| <b>.</b>                    | T <sub>A</sub> = 25°C                                                           | 1.970 | 2.000 | 2.030 | V     |
| Output voltage              | Over operating temp                                                             | 1.955 | 2.000 | 2.045 | V     |
| Short circuit current       | VREF = 0.0 V                                                                    | -15   | -30   | -60   | mA    |
| Ground Amp Section          |                                                                                 |       |       |       |       |
| Output voltage              |                                                                                 | 200   | 250   | 300   | mV    |
| Common mode variation       | (-) SENSE from 0.0 V to 2 V                                                     |       |       | 5     | mV    |
| Landan malatina             | $I_L = 0.0 \text{ mA to } 20 \text{ mA}, \qquad T_A = 25^{\circ}\text{C}$       |       |       | 10    | mV    |
| Load regulation             | $I_L = 0.0 \text{ mA} \text{ to } 20 \text{ mA},$ over temp                     |       |       | 15    | mV    |
| Adjust Amp Section          |                                                                                 |       |       |       |       |
| Input offset voltage        | ADJ OUT = 1.5 V, V <sub>CM</sub> = 0.0 V                                        | 40    | 50    | 60    | mV    |
| Input bias current          |                                                                                 | -2    |       |       | μΑ    |
| Open loop gain              | 1.5 V ≤ ADJ OUT ≤ 2.25 V                                                        | 65    |       |       | dB    |
| Unity gain bandwidth        | $T_A = 25$ °C, $C_{OUT} = 1 \mu F$ See Note 2                                   |       | 500   |       | Hz    |
| Transconductance            | $I_{OUT} = -10 \mu A \text{ to } 10 \mu A, \qquad V_{OUT} = 1.5 \text{ V}$      | 1.7   | 3     | 4.5   | ms    |
| Output sink current         | $V_{ID} = 0.0 \text{ V},$ ADJ OUT = 1.5 V                                       | 55    | 135   | 225   | μΑ    |
| Output source current       | $V_{ID} = 250 \text{ mV},$ ADJ OUT = 1.5 V                                      | 110   | 200   | 350   | μΑ    |
| V <sub>OUT</sub> high       | $V_{ID} = 250 \text{ mV},$ $I_{OUT} = -50 \text{ mA}$                           | 2.20  | 2.70  | 2.90  | V     |
| V <sub>OUT</sub> low        | $V_{ID} = 0.0 \text{ V},$ $I_{OUT} = 50 \text{ mA}$                             |       | 0.75  | 1.15  | V     |
| Common mode rejection ratio | V <sub>CM</sub> = 0.0 to 10 V                                                   | 70    |       |       | dB    |
| Output gain to V/A          | V <sub>OUT</sub> ADJ OUT = 1.5 V to 2 V,<br>$\Delta(+)$ SENSE/ $\Delta$ ADJ OUT | 50    | 57    | 64    | mV/V  |

NOTE 1: Unless otherwise specified all voltages are with respect to (–) SENSE. Currents are positive into, negative out of the specified terminal. NOTE 2: Ensured by design. Not production tested.



# UC1907, UC2907, UC3907 LOAD SHARE CONTROLLER

SLUS165C - MARCH 1999 - REVISED JANUARY 2002

# electrical characteristics, these specifications apply for $T_A = -55^{\circ}C$ to 125°C for UC1907, -40°C to 85°C for UC2907, and 0°C to 70°C for UC3907, $V_{IN} = 15$ V, $T_A = T_J$ (unless otherwise stated )

| PARAMETER                                                | TEST CO                                    | TEST CONDITIONS                   |      |      |      |      |
|----------------------------------------------------------|--------------------------------------------|-----------------------------------|------|------|------|------|
| Current Amp Section                                      |                                            |                                   | •    |      |      | •    |
| Gain                                                     | V <sub>CM</sub> = 0.0 V,                   | V <sub>ID</sub> = 50 mV to 100 mV | 19.2 | 19.6 | 20.1 | V/V  |
|                                                          | $V_{C/S}(+) = V_{C/S}(-) = 0.0 \text{ V},$ | T <sub>A</sub> = 25°C             | 210  | 250  | 290  | mV   |
| Output voltage                                           | $V_{C/S}(+) = V_{C/S}(-) = 0.0 \text{ V},$ | over temp                         | 180  | 250  | 330  | mV   |
| Input offset change with common mode input               | V <sub>CM</sub> = 0 V to 13 V              |                                   |      |      | 600  | μV/V |
| V <sub>OUT</sub> high                                    | V <sub>ID</sub> = 1 V                      |                                   | 10   | 14.5 |      | V    |
| V <sub>OUT</sub> low                                     | V <sub>ID</sub> = - 1 V,                   | I <sub>L</sub> = 1 mA             |      | 350  | 450  | mV   |
| Power supply rejection ratio                             | $V_{IN} = 4.5 \text{ V to } 35 \text{ V},$ | V <sub>CM</sub> = 0.0 V           | 60   |      |      | dB   |
| Slew rate                                                |                                            |                                   |      | 0.4  |      | V/μs |
| Drive Amp Section R <sub>SET</sub> = 500 $\Omega$ to Art | ificial GND, Opto Drive = 15 V             | 1                                 |      |      |      |      |
| Voltage gain                                             | COMP = 0.5 V to 1 V                        |                                   | 2.3  | 2.5  | 2.6  | V/V  |
| ISET VOUT high                                           | (+) SENSE = 2.2 V                          |                                   | 3.8  | 4.1  | 4.4  | V    |
| ISET VOUT low                                            | (+) SENSE = 1.8 V                          |                                   |      | 270  | 300  | mV   |
| Opto out voltage range                                   |                                            |                                   | 4    |      | 35   | V    |
| Zero current input threshold                             |                                            |                                   | 1.55 | 1.65 | 1.75 | V    |
| Buffer Amp Section                                       |                                            |                                   |      |      |      |      |
| Input offset voltage                                     | Input = 1 V                                |                                   |      |      | 5    | mV   |
| Output off impedance                                     | Input = 1 V,                               | output = 1.5 V to 2 V             | 5    | 10   | 20   | kΩ   |
| Output source current                                    | Input = 1 V,                               | output = 0.5 V                    | 6    | 15   |      | mA   |
| Common mode rejection ratio                              | V <sub>CM</sub> = 0.3 V to 10 V            |                                   | 70   |      |      | dB   |
| Power supply rejection ratio                             | V <sub>IN</sub> = 4.5 V to 35 V            |                                   | 70   |      |      | dB   |
| Under Voltage Lockout Section                            |                                            |                                   |      |      |      |      |
| Startup threshold                                        |                                            |                                   |      | 3.7  | 4.4  | V    |
| Threshold hysteresis                                     |                                            |                                   |      | 200  |      | mV   |
| Status Indicate Section                                  |                                            |                                   |      |      |      |      |
| V <sub>OUT</sub> low                                     | ADJ OUT = current share but                | ıs                                |      | 0.2  | 0.5  | V    |
| Output leakage                                           | ADJ OUT = 1 V,                             | V <sub>OUT</sub> = 35 V           |      | 0.1  | 5    | μΑ   |
| Total Stand by Current Section                           |                                            |                                   |      |      |      |      |
| Startup current                                          | V <sub>IN</sub> = UVLO - 0.2 V             |                                   |      | 3    | 5    | mA   |
| Operating current                                        | V <sub>IN</sub> = 35 V                     |                                   |      | 6    | 10   | mA   |

NOTE 1: Unless otherwise specified all voltages are with respect to (–) SENSE. Currents are positive into, negative out of the specified terminal. NOTE 2: Ensured by design. Not production tested.



SLUS165C - MARCH 1999 - REVISED JANUARY 2002

### pin assignments

(-) **SENSE**: (Pin 4) This is a high-impedance pin allowing remote sensing of the system ground, bypassing any voltage drops which might appear in the power return line. This point should be considered as the true ground. Unless otherwise stated, all voltages are with respect to this point.

**Artificial Ground:** (Pin 6) This is a low-impedance-circuit ground which is exactly 250 mV above the (–) SENSE terminal. This offset allows the ground buffer amplifier negative headroom to return all the control bias and operating currents while maintaining a high impedance at the (–) SENSE input.

**Power RTN:** (Pin 5) This should be the most negative voltage available and can range from zero to 5 V below the (–) SENSE terminal. It should be connected as close to the power source as possible so that voltage drops across the return line and current-sensing impedances lie between this terminal and the (–) SENSE point.

**VREF:** (Pin 7) The internal voltage reference is a band-gap circuit set at 2.0 V with respect to the (–) SENSE input (1.75 V above the artificial ground), and an accuracy of  $\pm 1.5\%$ . This circuit, as well as all the other chip functions, will work over a supply voltage range of 4.5 V to 35 V allowing operation from unregulated dc, an auxiliary voltage, or the same output voltage that it is controlling. Under-voltage lockout has been included to insure proper startup by disabling internal bias currents until the reference rises into regulation.

**Voltage Amplifier:** (Pins 11, 12) This circuit is the feedback-control-gain stage for the power module's output-voltage regulation, and overall-loop compensation will normally be applied around this amplifier. Its output will swing from slightly above the ground return to an internal clamp of 2.0 V. The reference trimming is performed closed loop, and measured at pin 11, (+) SENSE. The value is trimmed to 2 V ±1.25%.

**Drive Amplifier:** (Pins 8, 9, 12) This amplifier is used as an inverting buffer between the voltage amplifier's output and the medium used to couple the feedback signal to the power controller. It has a fixed-voltage gain of 2.5 and is usually configured with a current-setting resistor to ground. This establishes a current-sinking output optimized to drive optical couplers biased at any voltage from 4.5 V to 35 V, with current levels up to 20 mA. The polarity of this stage is such that an increasing voltage at the voltage amplifier's sense input (as, for example, at turnon) will increase the opto's current. In a nonisolated application, a voltage signal ranging from 0.25 V to 4.1 V may be taken from the current-setting output but it should be noted that this voltage will also increase with increasing sense voltage and an external inverter may be required to obtain the correct feedback polarity.

**Current Amplifier:** (Pins 1, 2, 3) This amplifier has differential-sensing capability for use with an external shunt in the power-return line. The common mode range of its input will accommodate the full range between the power return point and VCC-2 V which will allow undefined-line impedances on either side of the current shunt. The gain is internally set at 20, giving the user the ability to establish the maximum-voltage drop across the current-sense resistor at any value between 50 mV and 500 mV. While the bandwidth of this amplifier may be reduced with the addition of an external-output capacitor to ground, in most cases this is not required as the compensation of the adjust amplifier will typically form the dominant pole in the adjust loop.

**Buffer Amplifier:** (Pins 1, 15) This amplifier is a unidirectional buffer which drives the current-share bus. The line which will interconnect all power modules paralleled for current sharing. Since the buffer amplifier will only source current, it insures that the module with the highest-output current will be the master and drive the bus with a low-impedance drive capability. All other buffer amplifiers will be inactive with each exhibiting a  $10-k\Omega$  load impedance to ground. The share bus terminal is protected against both shorts to ground and accidental voltages in excess of 50 V.



#### pin assignments

**Adjust Amplifier:** (Pins 13, 14, 15) This amplifier adjusts the individual module's reference voltage to maintain equal-current sharing. It is a transconductance type in order that its bandwidth may be limited and noise kept out of the reference-adjust circuitry, with a simple capacitor to ground. The function of this amplifier is to compare its own module-output current to the share-bus signal, which represents the highest output current. This will force an adjust command which is capable of increasing the reference voltage as seen by the voltage amplifier by as much as 100 mV. This number stems from the 17.5:1 internal resistor ratio between the adjust amplifier's clamped output and the reference, and represents a 5% total range of adjustment. This value should be adequate to compensate for unit-to-unit reference and external-resistor tolerances. The adjust amplifier has a built-in 50-mV offset on its inverting input which will force the unit acting as the master to have a low output, resulting in no change to the reference. While this 50-mV offset represents an error in current sharing, the gain of the current amplifier reduces it to only 2.5 mV across the current-sense resistor. It should also be noted that when the module is acting independently with no connection to the share bus node, or when the share bus node is shorted to ground, its reference voltage will be unchanged. Since only the circuit acting as a master will have a low output from the adjust amplifier, this signal is used to activate a flag output to identify the master, should some corrective action be needed.

**Status Indicate:** (Pin 16) This pin is an open-collector output intended to indicate the unit which is acting as the master. It achieves this by sensing when the adjust amp is in its low state and pulling the status-indicate pin low.

#### additional information

Please refer to additional application information.

- 1. By Mark Jordan, *UC3907 Load Share IC Simplifies Parallel Power Supply Design*, TI Literature Number SLUA147.
- 2. By Laszlo Balogh, *UC3902 Load Share Controller and its Performance in Distributed Power Systems*, TI Literature Number SLUA128.



Figure 1. Load System Diagram



# additional information (continued)



Figure 2. Load System Connection Diagram



Figure 3. UC3907 In a Load-Sharing Feedback Loop for an Off-Line Isolated Supply

www.ti.com 13-Jul-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| UC2907DW         | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2907DW                | Samples |
| UC2907DWG4       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2907DW                | Samples |
| UC2907DWTR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | UC2907DW                | Samples |
| UC2907DWTRG4     | ACTIVE | SOIC         | DW                 | 16   | 2000           | TBD          | Call TI                       | Call TI             | -40 to 85    |                         | Samples |
| UC2907N          | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | UC2907N                 | Samples |
| UC2907NG4        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | -40 to 85    | UC2907N                 | Samples |
| UC3907DW         | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3907DW                | Samples |
| UC3907DWTR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | 0 to 70      | UC3907DW                | Samples |
| UC3907N          | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC3907N                 | Samples |
| UC3907NG4        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green | NIPDAU                        | N / A for Pkg Type  | 0 to 70      | UC3907N                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jul-2022

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2907DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UC3907DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2907DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| UC3907DWTR | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

## **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UC2907DW   | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC2907DWG4 | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC2907N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| UC2907NG4  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| UC3907DW   | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |
| UC3907N    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| UC3907NG4  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated